| Note Titl | Vitual memory                                                                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | Recall venory heirarchy includes cache, nemory and disk                                                                                                                      |
|           | (amony other things):  coche  last time: cache mapping strategics  memory  disk  disk                                                                                        |
|           | nemory today: viAval nemory                                                                                                                                                  |
|           | Main idea of virtual nemony:  as opposed to physical  physical                                                                                                               |
|           | each process (i.e. program) has its own logical address space humbered from 0 to, for example, 232 or 264                                                                    |
|           | on 32-Sit on 64-Sit<br>machine machine                                                                                                                                       |
|           | • the program executing in a process uses logical addresses at all times.                                                                                                    |
|           | e-g. LOAD 007 nears "load logical address 7". But this data could be stored anywhere                                                                                         |
|           | on the computer. For example, it would be at the real, physical                                                                                                              |
|           | address 14AB6203                                                                                                                                                             |
|           | · thus, the computer must maintain a mapping from the                                                                                                                        |
|           | · thus, the computer must maintain a mapping from the<br>(i)Anal' newby of a process (i.e. its logical address space)  to the physical addresses in the computer. A separate |

map must be maintained for each process

• the (logical) nemony used by a process is not necessarily all stored in the physical nemony. Parts of it are stored on the disk instead, and are copied into the nemony when needed. The caching and eviction strategies are similar to those for the nemony (cache strategies studied previously.

Ideas are similar, but terminology is different:

| cache/nemory interface > virtual nemory |                                    |  |
|-----------------------------------------|------------------------------------|--|
| cache block <                           | frame                              |  |
| mail venogy black ( )                   | page table                         |  |
| hardware circuits for (                 | page table<br>(mostly in software) |  |
| cache miss                              | page fault                         |  |

See nonesheet for details.

- we study the version "without TLB" first, then

"hith TLB"

1) VM without TUB

Exercise: compute page table contents for page 1 of worksheet

Problem: Even when ne get a hit (i.e. no page fault),

2 nemory accesses are required:

- one to access the page table (which is itself

stored in nemory)

- one to access the desired data.

So, nemory accesses take three as long as they

should (assuming we can design the system

better).

A better alsign is ...

@ VM with TLB

The TUB (or translation lookaside buffer) is a special piece of hardware designed to cache the contents of the page table. Wenever we get a TUB hit, we avoid the first nemory access mentioned above. But on a TUB miss, 2 accesses are required as before.

Exercise: do page 2 of the worksheet

Dems and or miles: bigaray.c

