Virtual memory

Recall vemory heirarchy includes cache, nemory and disk (amony other things):

coche last time: cache mapping strategics nemory today: viAral memory disk

Mach idea of vitual nemony!

as opposed to physical each process (i.e. program) has its own logical address space humbered from 0 to, for example, 232 or 264 on 32-Sit on 64-Sit

machine machine · the program executing in a process uses logical addresses at all times.

e.g. LOAD 007 nears "load logical address 7". But this data could be stored anywhere on the computer. For example, it and be at the real, physical address 14AB6203

· thus, the computer must maintain a mapping from the (viAval) newsry of a process (i.e. its logical address space) to the physical addresses in the computer. A separate map must be maintained for each process

• the (logical) nemory used by a process is not necessarily all stored in the physical nemory. Parts of it are stored on the disk instead, and are copied into the nemory when needed. The caching and eviction strategies are similar to those for the nemory cache strategies studied previously.

Ideas are similar, but terminology is different:

| cache/nemory interface > viAuci nemory |                                 |
|----------------------------------------|---------------------------------|
| cache block                            | frame                           |
| mail nemony block                      | page                            |
| hardware circuits for ( )              | page table (mostly in software) |
| cache miss                             | page fault                      |

See nonusheet for details.

- we study the version "without TLB" first, then
"with TLB"

## 1) VM without TUB

Exercise: compute page table contents for page 1 of worksheet

Problem: Even when we get a hit (i.e. no page fault),

2 memory accesses are required:

- one to access the page table (which is itself

stored in memory)

- one to access the desired data.

So, memory accesses take thrice as long as they

should (assuming we can design the system

botter).

A better design is ...

## @ VM with TLB

The TUB (or translation lookaside buffer) is a special piece of hardware designed to cache the contents of the page table. Whenever we get a TUB hit, we avoid the first nemory access nentioned above. But on a TUB miss, 2 accesses are required as before

Exercise: do page 2 of the worksheet Demo andformholas: bigaray.c