CS47

# Implementation of a Basic Calculator through MIPS Logic Operations

Johnson Bao San Jose State University johnson.bao@sjsu.edu

Abstract—This paper will explain the implementation of the basic operations from a calculator; addition, subtraction, multiplication, and division. These operations will be implemented using both normal and MIPS logical procedures using MARS (MIPS Assembler and Runtime Simualtor).

#### I. INTRODUCTION

Using a MARS 4.5 as our IDE, we can use MIPS operations (add, sub, mult, and div) to execute our mathematical operations. We can also use logical operations to have the same outcome as the provided MIPS operations by using Boolean logic such as AND, OR, and NOT. This report will show the implementation/design of these logical procedures, as well as looking at test cases to ensure they work correctly.

#### II. INSTALLATION AND SETUP

#### A. MARS 4.5 Download

MARS 4.5 can be downloaded from Missouri State University for free:

http://courses.missouristate.edu/KenVollmar/MARS/. This will be our interactive development environment (IDE) throughout this project to create a calculator with basic mathematical operations.

#### B. Downloading necessary files

Access the given zip file and extract the files in the folder. <a href="https://sjsu.instructure.com/courses/1474044/assignments/6025304">https://sjsu.instructure.com/courses/1474044/assignments/6025304</a>. There will be six files that are included in this zip file:

- 1) cs47 common macro.asm
- 2) cs47\_proj\_procs.asm
- 3) proj-auto-test.asm
- \*These three files above should not be edited.
- 4) cs47\_proj\_macro.asm
- 5) cs47 proj alu logical.asm
- 6) cs47 proj alu normal.asm

# C. Loading files into MARS IDE

Once MARS and the necessary files have been downloaded, open the Mars4\_5.jar file. Locate the file opener on the top left

of the simulator and find the directory of where the files were unzipped. Load in all the files given.



Once loaded in, the files should be displayed like so:

| 1                                                          | Edit Execute          |                           |  |                          |  |
|------------------------------------------------------------|-----------------------|---------------------------|--|--------------------------|--|
| cs47_proj_macro.asm cs47_proj_procs.asm proj-auto-test.asm |                       |                           |  |                          |  |
|                                                            | cs47_common_macro.asm | CS47_proj_alu_logical.asm |  | CS47_proj_alu_normal.asm |  |

#### D. Settings used in the MIPS simulator

Go to the top of the simulator and locate the "Settings" tab. Click the tab and a dropdown menu will appear. Make sure to check the highlighted boxes: "Assembles all files in directory" and "Initialize program counter to global main if defined".

| <u>Settings</u> <u>Tools</u> <u>Help</u>                 |  |  |  |  |
|----------------------------------------------------------|--|--|--|--|
| Show Labels Window (symbol table)                        |  |  |  |  |
| ☐ Program arguments provided to MIPS program             |  |  |  |  |
| □ Popup dialog for input syscalls (5,6,7,8,12)           |  |  |  |  |
| ☑ Addresses displayed in hexadecimal                     |  |  |  |  |
| ☑ Values displayed in hexadecimal                        |  |  |  |  |
| ☐ Assemble file upon opening                             |  |  |  |  |
| ✓ Assemble all files in directory                        |  |  |  |  |
| ☐ Assembler warnings are considered errors               |  |  |  |  |
| ✓ Initialize Program Counter to global 'main' if defined |  |  |  |  |
| ☑ Permit extended (pseudo) instructions and formats      |  |  |  |  |
| ☐ Delayed branching                                      |  |  |  |  |
| ☑ Self-modifying code                                    |  |  |  |  |
| Editor                                                   |  |  |  |  |
| Highlighting                                             |  |  |  |  |
| Exception Handler                                        |  |  |  |  |
| Memory Configuration                                     |  |  |  |  |

<sup>\*</sup>The other checked boxes are optional, but useful.

#### III. OTHER REQUIREMENTS

#### A. Boolean Algebra / Boolean Logic

To implement these math operations using logic, one must understand the idea of Boolean Logic. In the world of circuitry, there are only two numbers that are represented, 0 and 1. In this case, 0 will stand for false while 1 will stand for true. There are different Boolean expressions that are used and each one has a different output depending on the operation being used.

Table 1 shows the truth table for the OR operation. The OR operation will return 0 if both inputs are 0. If either input is 1, the output will become 1.

| A | В | A + B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 1     |
| 1 | 0 | 1     |
| 1 | 1 | 1     |

Table 1: Truth Table for OR (+)

Table 2 shows the truth table for the AND operation. The AND operation will return 1 if and only if both inputs are 1. If either output contains a 0, the output will become 0.

| A | В | A . B |
|---|---|-------|
| 0 | 0 | 0     |
| 0 | 1 | 0     |
| 1 | 0 | 0     |
| 1 | 1 | 1     |

Table 1: Truth Table for AND (.)

Table 3 shows the truth table for the XOR operation. The XOR operation will return 1 if and only if the inputs are not equal. Having the inputs be the same will result in the output returning 0.

Table 3: Truth Table for XOR  $(\bigoplus)$ 

| A | В | $A \oplus B$ |
|---|---|--------------|
| 0 | 0 | 0            |
| 0 | 1 | 1            |
| 1 | 0 | 1            |
| 1 | 1 | 0            |

#### B. Binary Number System

Unlike our normal decimal system that uses base 10, the binary system uses base 2. Because the base of this

number system is two, the symbols used to represent the numbers are 0 and 1. With the decimal number system, our numbers "roll over" to the next digit's place after it reaches 10. For example, the digit after 9 will roll over to 10, 19 to 20, 99 to 100. However with the binary number system, our numbers "roll over" to the next digit's place after it reaches 2. An example would be 1 to 10, as the binary system can only hold 0 and 1. The difference between number systems can be denoted by the subtext of the base that follows a number. For example, the number 10 in decimal would be  $10_{10}$ , while it would be  $1010_2$  in binary. It is important to know the difference between what base is being used so that we do not get confused with the numbers.

To handle negative numbers in binary, we must use "two's complement", where if the MSB ( $\underline{M}$ ost  $\underline{S}$ ignificant  $\underline{B}$ it) represents if the number is negative or positive. If the MSB is 0, then the number is positive. But if the MSB is 1, then the number is negative. For example, the number  $3_{10}$  in two's complement would be  $0011_2$ , while  $-3_{10}$  would equal 1101. The way to find the two's complement form of a negative number is to inverse all of the positive number's bits, and then add 1. Using the previous example, our positive number  $3_{10}$  is  $0011_2$ . We would inverse all these bits, making it  $1100_2$ , then add 1 to get the negative number  $(1101_2)$ 

#### IV. DESIGN AND IMPLEMENTATION

This section will talk about the design and implementation of both the normal and logical procedures to perform the mathematical operations.

# A. Normal Procedure/Implementation

In MIPS, there are operations that are created for us to use to perform these calculations. These operations include; add, sub, mult, and div. We start by checking the sign to ensure that we are using the correct mathematical operation.

# 1) Addition

If the \$a2 register's value equals to \$t0 (set to '+'), then the procedure will jump to the addition section.

#### 2) Subtraction

If the \$a2 register's value equals to \$t0 (set to '-'), then the procedure will jump to the addition section.

# 3) Multiplication

If the \$a2 register's value equals to \$t0 (set to '\*'), then the procedure will jump to the multiplication section. However, this will have the answer be split into two different segments. The Hi register will move into the \$v1 register, while Lo will move into the \$v0 register.

#### 4) Division

If the \$a2 register's value equals to \$t0 (set to '/'), then the procedure will jump to the division section. However, this will have the answer be split into two different segments. The Hi register will move into the \$v1 register, while Lo will move into the \$v0 register.

```
au normal:
        store_all_frame
        li.
                 $t0, '+'
                 $t0, $a2, addition normal
        beq
                 $t0, '-'
        li
        beq
                 $t0, $a2, subtraction_normal
                 $t0, '*'
        li.
        beg
                 $t0, $a2, multiplication_normal
        li
                 $t0, '/'
                 $t0, $a2, division normal
        beq
addition normal:
        add
                 $v0, $a0, $a1
        j
                 exit
subtraction normal:
        sub
                 $v0, $a0, $a1
        j
                 exit
multiplication normal:
        mult
                 $a0, $a1
        mflo
                 $v0
        mfhi
                 $v1
                 exit
        j
division normal:
        div
                 $a0, $a1
        mflo
                 $v0
        mfhi
                 $v1
        İ
                 exit
exit:
        restore_all_frame
```

### B. Logical Procedure/Implementation

\$ra

jr

Similar to the normal implementation, we will start by checking the sign.

```
au logical:
        store all frame
        li.
                 $t0, '+'
                 $t0, $a2, addition_logical
        beg
                 $t0, '-'
        li.
        beq
                 $t0, $a2, subtraction_logical
        li.
                 $t0, '*'
        beg
                 $t0, $a2, multiplication_logical
        li.
                 $t0, '/'
                 $t0, $a2, division logical
        beq
                 exit
        j
addition logical:
        jal
                 add logical
                 exit
        j
subtraction logical:
        jal
                 sub logical
        İ
                 exit
multiplication logical:
        jal
                 mul signed
                 exit
division logical:
        jal
                 signed div
        İ
                 exit
exit:
        restore all frame
```

But before we continue, we need to implement some macros and procedures to complete our task.

#### 1) Utility Macros

Some macros that we will need to create will be useful in implementation:

# i. extract nth bit

This macro gets the bit value of any given position for a given number.

Extract\_nth\_bit takes 3 different arguments, \$regD, \$regS, and \$regT. \$regD stores the result, \$regS stores the source bit pattern, and \$regT holds the bit position value. The macro works by shifting the source bit pattern to the right by the bit position number given. This allows for the

bit we want to extract to become the LSB. Afterwards, we call the AND operation with 1 to extract the bit we want and store it.

# ii. insert\_to\_nth\_bit

This macro will load a given bit into the nth bit position of a value.

Insert\_to\_nth\_bit takes in 4 arguments, \$regD, \$regS, \$regT, and \$maskReg. \$regD is the bit pattern we want to insert, \$regS is the register that contains the position we want to insert, \$regT contains the value we want to insert (0 or 1), and \$maskReg is used as a temporary register. The macro works by first moving the value we want to insert into \$maskReg and then shifting the mask to the left by n (\$regS). Afterwards, the OR operation will then look at the bit pattern we wanted to insert at and the temporary register that contains the value to be inserted.

```
half adder/full adder
.macro half_adder($bit_A, $bit_B, $answer, $carry)
                                      # Answer = bit_A xor bit B
       $answer, $bit_A, $bit_B
                                      # Carry = bit A and bit B
      $carry, $bit_A, $bit_B
and
 end macro
.macro full_adder($bit_A, $bit_B, $answer, $AB, $carry_in, $carry_out)
half_adder($bit_A, $bit_B, $answer, $AB)
       $carry out, $carry in, $answer # Carry out = carry in and (bit A xor bit B)
                                      # Answer = carry in xor (bit_A xor bit_B)
xor
       $answer, $carry_in, $answer
                                      # Carry out = (carry in and (bit_A xor bit_B)) :
xor
       $carry_out, $carry_out, $AB
                                      # (bit A and bit B)
```

Half\_adder takes 2 inputted bits and provides the output bit in one sum bit and then a carry bit. Full\_adder takes 2 half\_adders and takes two other arguments, a carry\_in and a carry\_out.

iv. store\_all\_frame / restore\_all\_frame
These 2 macros are to store and load all registers
necessary. Unlike the previous macros, these do not take
any arguments and will store and restore all registers that
need to be saved, regardless of being used or not. Both of
these macros are used for convenience to shorten the
amount of code. The registers being stored are \$fp, \$ra,
\$a0-\$a3, and \$s0-\$s7.

```
.macro store_all_frame
addi
        $sp, $sp, -60
        $fp, 60($sp)
SW
sw
        $ra, 56($sp)
        $a0, 52($sp)
SW
        $al, 48($sp)
SW
sw
        $a2, 44($sp)
        $a3, 40($sp)
SW
        $s0, 36($sp)
SW
        $s1, 32($sp)
SW
        $s2, 28($sp)
SW
        $s3, 24($sp)
SW
        $s4, 20($sp)
SW
        $s5, 16($sp)
sw
        $s6, 12($sp)
SW
SW
        $s7, 8($sp)
addi
        $fp, $sp, 60
.end macro
.macro restore_all_frame
lw
        $fp, 60($sp)
lw
        $ra, 56($sp)
        $a0, 52($sp)
lw
        $a1, 48($sp)
1w
        $a2, 44($sp)
1w
lw
        $a3, 40($sp)
lw
        $s0, 36($sp)
        $s1, 32($sp)
1w
lw
        $s2, 28($sp)
lw
        $s3, 24($sp)
1w
        $s4, 20($sp)
        $85, 16($8p)
1w
lw
        $s6, 12($sp)
        $s7, 8($sp)
1w
addi
        $sp, $sp, 60
.end macro
```

#### 2) Utility Procedures

i. twos complement and twos complement if neg

```
twos complement:
        store_all_frame
        not
                 $a0, $a0
        1i
                 $al, 1
        jal
                 add logical
        restore_all_frame
        jr
                 $ra
twos complement if neg:
        store all frame
        1i
                 $t1, 31
                 $t2, $a0
        move
        extract_nth_bit($t0, $t2, $t1)
        begz
                 $t0, greater_than
        jal
                 twos complement
        İ
                 done
greater than:
        move
                 $v0, $a0
done:
        restore_all_frame
                 $ra
        jr
```

As explained earlier in the binary system section, we can use twos\_complement as a procedure to convert a value into a negative number if needed by inversing \$a0 (our value) and adding one. Twos\_complement\_if\_neg is there in case our number is already negative, then it turns the number into a positive number by calling twos complement.

```
twos complement 64bit
twos complement 64bit:
        store_all_frame
                $a0, $a0
        not
                $al, $al
        not
                 $s0, $al
        move
                 $al, 1
        1i
        jal
                 add_logical
        # First add
                 $a0, $v1
        move
                 $al, $s0
        move
                $s1, $v0
        move
                 add_logical
        jal
        # Second add
                 $v1, $v0
        move
                $v0, $s1
        restore_all_frame
                $ra
```

Similar to the other two, this procedure converts a number to two's complement. However, this procedure requires 2 registers to store the entire value. We start by inversing the 2 values we are converting and then storing each of the values separately in different registers.

```
3) Addition / Subtraction Implementation
add logical:
        store_all_frame
        li
                 $t0, 0
        1i
                 $t1, 0
        li
                 $t2, 0
                 $t4, 0
        1i
        1i
                 $t5, 0
        1i
                 $t6, 0
        add
                 $s0, $zero, $zero
addition loop:
        beq
                 $t2, 32, end addition loop
        extract_n_bit($t0, $a0)
        extract n bit($tl, $al)
        full_adder($t0, $t1, $t5, $t4, $t6, $t8)
        insert to nth bit($s0, $t2, $t5, $t6)
                 $t6, $t8
        move
        addi
                 $t2, $t2, 1
                 addition_loop
        j
end addition loop:
        move
                 $v0, $s0
        move
                 $v1, $t8
        restore all frame
                 $ra
sub logical:
        store_all_frame
        nea
                 $al, $al
                 add logical
        jal
        restore all frame
                 $ra
        jr
```

i. add logical/sub logical

Add\_logical prepares both operations by setting all the needed registers to 0. We begin by setting \$t0 to 0 in order to hold \$a2 and \$t1 to hold \$a1. \$t2 is a position pointer for \$s1 while \$t4 is the carry holder. \$t5 is the bit answer holder which we will put into \$s2 later on and \$t6 is the carry in for the full adder. We also have \$s0 ready to save the final result.

Sub\_logical is the same, but it negates the second integer.

# ii. addition\_loop:

First we check to see if \$t2 is equal to 32 since that is the maximum amount of bits we can hold. If so, we end the loop and move the values to Lo and Hi so that they can store any overflow that happens. If not, we take the first bit of the two integers and use our full\_adder macro to find the bit answer and carry out. We then insert our bit answer holder \$t5 to the position pointer \$t2 where \$s0 is. We then make our carry in be our carry out and then increment the loop by 1. This continues until \$t2 equals 32 and we have no more space.

# 4) Multiplication Implementation mul unsigned:

```
store_all_frame
                $86, $al
                $s0, 0
        1i
        1i
                $s1, 0
        1i
                $s2, 0
                twos_complement_if_neg
        jal
        move
                $s3, $v0
        move
                $a0, $s6
                twos_complement_if_neg
        jal
        move
                $s5, $v0
        1i
                $s4, 0
unsigned mul loop:
               $s4, 32, stop_unsigned_mul
        beq
                $s5, stop_unsigned_mul
        extract_n_bit($t0, $s5)
                $t0, shift 1
        begz
                $a0, $s0
        move
        move
                $al, $sl
        move
                $a2, $s2
        move
                $a3, $s3
                adder 64bit
        ial
                $s0, $v0
        move
                $s1, $v1
        move
shift 1:
                $a0, $s2
        move
                $al, $s3
        jal
                multiplicand_64_shift_left
        move
                $s2, $v0
                $s3, $v1
        move
        addi
                $s4, $s4, 1
                unsigned_mul_loop
stop_unsigned_mul:
        move
                $v0, $s1
                $v1, $s0
        move
        restore_all_frame
        ir
                $ra
```

```
mul signed:
        store_all_frame
        move $t1, $a0
        move
                $t2, $al
                $t3, 31
        li.
        extract_nth_bit($t0, $t1, $t3)
        extract_nth_bit($t4, $t2, $t3)
        # Compare signs, same = positive; Different = 2's comp
                $s6, $t0, $t4
        xor
        jal
                mul unsigned
        move
                $s0, $v0
                $s1, $v1
        move
        begz
                $s6, end_mul_signed
                $a0, $s0
        move
        move
                $al. $sl
        jal
                twos_complement_64bit
        move
                $s0, $v0
                $s1. $v1
        move
end_mul_signed:
                $v0, $s0
        move
        move
                $v1, $s1
        restore_all_frame
                $ra
```

i. mul\_unsigned

Mul\_unsigned begins by saving \$s0 and \$s1 for the Hi and Lo section of the products. We also save \$s2 and \$s3 for the multiplicand, but we make sure that the multiplicand is positive by using two's complement. We then save \$s5 so we can hold the multiplier and \$s4 for a loop counter. The multiplier must also be positive because we are using unsigned multiplication.

#### ii. unsigned mul loop

Unsigned mul\_loop first checks if the loop counter is equal to 32 so it does not go over the 32-bit limit for unsigned. If not, we then check the LSB of the multiplicand and extract it and shifting it left.

# iii. mul signed

For mul\_signed, we start by getting the MSB for \$a0 (multiplicand) and \$a1 (multiplier). We then extract that using extract\_nth\_bit. Afterwards, we compare the two signs and save the result in \$s6. If the signs are the same, we know it is positive, but if it is different then we need to use 64 bit two's complement.

```
adder 64bit:
        store all frame
                 $s0, $a0
        move
                 $s1, $al
        move
                 $s2, $a2
        move
        move
                 $s3, $a3
        # add Los
        move
                 $a0, $s2
                 $al, $s0
        move
                 add_logical
        jal
        move
                 $s2, $v0
                 $t0, $v1
        move
        # first add Hi with carry out
                 $a0, $s3
        move
                 $a1, $t0
        move
                 add logical
        jal
        move
                 $s3, $v0
        # add hi part
        move
                 $a0, $s3
                 $al, $s1
        move
        jal
                 add logical
        move
                 $s3, $v0
        # end
        move
                 $v0, $s2
        move
                 $v1, $s3
        restore all frame
                 $ra
multiplicand 64 shift left:
        store_all_frame
        # get MSB of low part
                 $s0, $al
        move
        li
                 $t1, 31
        extract_nth_bit($t0, $s0, $t1)
        sll
                 $a0, $a0, 1
        insert_to_nth_bit($a0, $zero, $t0, $t1)
                 $al, $al, 1
        move
                 $v0, $a0
                 $v1, $al
        move
        restore all frame
                 $ra
        ir
```

iv. adder\_64bit adder\_64bit is a helpful implementation that assists in adding 64 bit numbers. We first separate registers to hold different values for the 64 bit answer. \$s0 and \$s2 will hold the Lo and Lo result respectively, as \$s1 and \$s3 will hold

Hi and the Hi result. We first add the Los together using our previous add\_logical implementation and store it in \$s2. Afterwards, we do the same but with the registers that we saved for Hi. When both are done, we then add the two answers together to get the 64 bit answer.

# v. multiplicand\_64\_shift\_left

multiplicand\_64\_shift\_left converts a single bit input to a 32 bit output. We start by getting the MSB of the low part using our extract\_nth\_bit and shifting by 31. We then shift again to make room for the high part of the output and insert the MSB of the low part into that area.

# 5) Division Implementation

```
div unsigned:
        store_all_frame
        move
                 $s1, $al
        jal
                 twos_complement_if_neg
        move
                 $s0, $v0
                 $a0, $s1
        move
        jal
                 twos_complement_if_neg
        move
                 $s1, $v0
        1i
                 $s2, 0
                 $83.0
        11
        1i
                 $84, 0
        move
                 $s2, $s0
div loop:
                 $s4, 32, stop_div
        beq
        s11
                 $s3, $s3, 1
        1i
                 $t1, 31
                 $t2, $s2
        # Get the MSB from dividend, insert at
        extract nth bit($t0, $t2, $t1)
        insert_to_nth_bit($s3, $zero, $t0, $t3)
        s11
                 $s2, $s2, 1
        move
                 $a0, $s3
                 $al, $sl
        move
        jal
                 sub_logical
        move
                 $t3, $v0
                 $t3, cont
        bltz
        move
                 $s3, $t3
                 $t0.1
        insert_to_nth_bit($s2, $zero, $t0, $t2)
cont:
        addi
                 $84, $84, 1
        Ť
                 div_loop
stop div:
                 $v0, $s2
        move
        move
                 $v1, $s3
```

#### i. div unsigned

First, we make save a register for our divisor, in which we save \$s1 and \$a1. We also save \$s0 and \$a0 for the dividend. The other registers we want to save are \$s2, \$s3, and \$s4 which are our quotient, remainder, and loop counter respectively.

### ii. div loop

We begin by checking if our loop is equal to 32 bits, if so we stop the loop and exit. If not, we shift the remainder to the left by 1 and make \$t1 equal 31 and \$t2 equal to our quotient. This is so that we can get the MSB from the dividend and insert it at the LSB of our remainder. After we insert, we shift left by one. We then start to our remainder by using sub\_logical, subtracting the remainder and divisor until we have no remainder left, which is indicated when the remainder is larger than the divisor. We then insert one into the quotient at the MSB.

```
div signed:
        store_all_frame
        move
                 $t1, $a0
                 $t2, $a1
        move
        1i
                 $t3, 31
        extract_nth_bit($s3, $t1, $t3)
        extract nth bit($s4, $t2, $t3)
                 $80, $83, $84
        xor
                 div unsigned
        jal
        move
                 $s1, $v0
                 $s2, $v1
        move
        begz
                 $s0, check_remainder
                 $a0, $s1
        move
                 twos complement
        jal
        move
                 $s1, $v0
check remainder:
        begz
                 $s3, stop_div_signed
                 $a0, $s2
        move
                 twos_complement
        jal
        move
                 $s2, $v0
stop div signed:
                 $v0, $s1
        move
                 $v1, $s2
        move
        restore_all_frame
        jr
                 $ra
```

#### iii. div signed

Similar to mul\_signed, we start by getting the MSB for \$a0 (dividend) and \$a1 (divisor). We then extract that using extract\_nth\_bit. We compare the two signs and save the result in \$s6. After comparing, we know it is positive if

they're the same, but if it is different then we need to use two's complement with 64 bits.

#### iv. check remainder

We use this to check the remainder and see if it is in two's complement form or not. If it is, then we stop and move on. But if it is not, we turn the remainder into two's complement form and then store it.

#### V. TESTING

In order to see if the calculator operations functions correctly, we can use the built in arithmetic operations that MIPS provides us. We will be using the normal procedures that we implemented earlier in our "proj\_alu\_normal" file. We will then compare these values to our logical values using "add", "sub", "mult", and "div".

#### A. Testing Implementation

# 1) addition\_normal/subtraction\_normal

Addition\_normal and subtraction\_normal call the MIPS instructions "add" and "sub". They have arguments passed through \$a0 and \$a1, and their values are stored in \$v0.

#### 2) multiplication normal

Multiplication\_normal calls the MIPS instruction "mult" and stores the values in two different registers, \$v0 and \$v1 representing Lo and Hi respectively.

#### 3) division normal

Division\_normal calls the MIPS instruction "div" and stores the results in the values in the same way multiplication normal stores the values. \$v0 represents the quotient and Lo while \$v1 represents the remainder and Hi.

# B. proj-auto-test.asm

Given the proj-auto-test.asm, we can test and see if our logical calculator matches with the normal operations. They compare both the normal operations and logical operations and look for matching outputs and returns a score based on how many are correct. Here is an example of what should be outputted if done correctly.

| (4 + 2)                                   | normal           | =>       | 6 logical                  | => 6    | [matched]                  |           |           |
|-------------------------------------------|------------------|----------|----------------------------|---------|----------------------------|-----------|-----------|
| (4 - 2)                                   | normal           | =>       | 2 logical                  | => 2    | [matched]                  |           |           |
| (4 * 2)                                   | normal           | =>       | HI:0 LO:8                  | logical | => HI:0 LO:8               | [matched] |           |
|                                           |                  |          |                            |         | => R:0 Q:2                 |           |           |
| (16 + -3)                                 | normal           | =>       | 13 logical                 | => 13   | [matched]                  |           |           |
| (163)                                     | normal           | =>       | 13 logical 19 logical      | => 19   | [matched]                  |           |           |
|                                           |                  |          |                            |         |                            | l LO:-48  | [matched] |
| (16 / -3)                                 | normal           | =>       | R:1 Q:-5                   | logical | => R:1 Q:-5                | [matched] |           |
| (-13 + 5)                                 | normal           | =>       | -8 logical                 | => -8   | [matched]                  |           |           |
| (-13 - 5)                                 | normal           | =>       | -18 logical                | => -18  | [matche                    | d]        |           |
| (-13 * 5)                                 | normal           | =>       | HI:-1 LO:-65               |         | logical => HI:-            | 1 LO:-65  | [matched] |
| (-13 / 5)                                 | normal           | =>       | R:-3 Q:-2                  | logical | => R:-3 Q:-2               | [matched] |           |
| (-2 + -8)                                 | normal           | =>       | -10 logical                | => -10  | [matche                    | d]        |           |
| (-28)                                     | normal           | =>       | 6 logical                  | => 6    | [matched]                  |           |           |
| (-2 * -8)                                 | normal           | =>       | HI:0 LO:16                 | logical | => HI:0 LO:16              | [matched] |           |
| (-2 / -8)                                 |                  |          |                            |         |                            |           |           |
| (-6 + -6)                                 | normal           | =>       | -12 logical                | => -12  | [matche                    | d]        |           |
| (-66)                                     | normal           | =>       | 0 logical                  | => 0    | [matched]<br>=> HI:0 LO:36 |           |           |
| (-6 * -6)                                 | normal           | =>       | HI:0 LO:36                 | logical | => HI:0 LO:36              | [matched] |           |
| (-6 / -6)                                 | normal           | =>       | R:0 Q:1                    | logical | => R:0 Q:1                 | [matched] |           |
| (-18 + 18)                                | normal           | =>       | 0 logical                  | => 0    | [matched]                  |           |           |
| (-18 - 18)                                |                  |          |                            |         |                            |           |           |
| (-18 * 18)                                | normal           | =>       | HI:-1 LO:-324              |         | logical => HI:-            | l LO:-324 | [matched] |
| (-18 / 18)                                | normal           | =>       | R:0 Q:-1                   | logical | => R:0 Q:-1                | [matched] |           |
| (5 + -8)                                  | normal           | =>       | -3 logical                 | => -3   | [matched]                  |           |           |
|                                           |                  |          | 13 logical                 |         |                            |           |           |
| (5 * -8)                                  | normal           | =>       | HI:-1 LO:-40               |         | logical => HI:-            | 1 LO:-40  | [matched] |
|                                           |                  |          |                            |         | => R:5 Q:0                 |           |           |
| (-19 + 3)                                 | normal           | =>       | -16 logical                | => -16  | [matched                   | d]        |           |
|                                           |                  |          |                            |         | [matched                   |           |           |
| (-19 * 3)                                 | normal           | =>       | HI:-1 LO:-57               |         | logical => HI:-            | 1 LO:-57  | [matched] |
| (-19 / 3)                                 | normal           | =>       | R:-1 Q:-6                  | logical | => R:-1 Q:-6               | [matched] |           |
| (4 + 3)                                   | normal           | =>       | 7 logical                  | => 7    | [matched]                  |           |           |
| (4 - 3)                                   | normal           | =>       | l logical                  | => 1    | [matched]                  |           |           |
| (4 * 3)                                   | normal           | =>       | HI:0 LO:12                 | logical | => HI:0 LO:12              | [matched] |           |
| (4 / 3)                                   | normal           | =>       | R:1 Q:1                    | logical | => R:1 Q:1                 | [matched] |           |
| (-26 + -64)                               | normal           | =>       | -90 logical                | => -90  | [matched                   | d]        |           |
|                                           |                  |          |                            |         |                            |           |           |
|                                           | normal           | =>       | 38 logical                 |         |                            |           |           |
| (-26 * -64)<br>(-26 * -64)<br>(-26 / -64) | normal<br>normal | =><br>=> | 38 logical<br>HI:0 LO:1664 |         | logical => HI:0            |           | [matched] |

Total passed 40 / 40 \*\*\* OVERALL RESULT PASS \*\*\*

-- program is finished running --

# VI. CONCLUSION

The project at hand was to implement a basic calculator using logical operations. Written in MIPS assembly language, we used our knowledge of Boolean logic and the binary system in order to achieve these results. Although it is a basic operations calculator, we are capable of continuing to other operations, such as square roots, exponents, etc.