# SimpleScalar

### What is it?

SimpleScalar is a suite of processor simulators and supporting tools. The simulation architecture is called PISA, and is similar to the MIPS architecture.

Sim-outorder is an instruction-level simulator of an out-of-order issue superscalar processor. The memory system is two-level and there is speculative execution support. This is a performance simulator, tracking the latency of all pipeline operations. In order to track latency and contention for resources, sim-outorder does a lot of work. This makes it slow. It executes perhaps half a million instructions every second, while the machine you run it on executes maybe 2 billion instructions. This makes sim-outorder around 4000 times slower than an actual processor. So remember, a program that took 1 second to run on a real computer would take over half an hour to run in sim-outorder.

The toolkit also contains several other simulators. Sim-fast and sim-safe simulate the execution of instructions, but do not model any processor internals. There is no pipeline, one instruction is fetched, executed and completed each "cycle." They run 4-8 times faster than sim-outorder, but provide no detail about what happened during execution.

### What isn't it?

SimpleScalar doesn't have a graphical front-end like xspim or pcspim. It does not simulate an operating system, though a limited number of system calls are supported with the help of the host operating system.

### Finding out more

You can learn more about SimpleScalar and find documentation at <a href="http://www.simplescalar.com">http://www.simplescalar.com</a>. The documentation on the website matches the versions of the tools available on the instructional machines. The user's guide and hacker's tutorial may both be useful.

### Running sim-outorder

You can find the sim-outorder binary in the SimpleScalar directory after building it with the Makefile in the directory.

### To invoke the simulator, type:

sim-outorder {simulator-options} simulated-program {program-arguments}

It is often handy to redirect a file to standard input by using < *input file name*. It is also possible to redirect standard output to a file by using > *output file name*.

When the simulator is running, it produces no output at all for sometimes minutes on end. This is normal, if frustrating behavior.

General Options Option Default Arguments <string> -config <none> Load the configuration parameters from a file (one option per line). -dumpconfig <string> <null> Dump the configuration parameters to a file. <true|false> false -h Print help message. <true|false> false -V Verbose operation. <true|false> -d false Enable debug messages. -i <true|false> false Start in Dlite debugger. -seed <int> Random number generator seed (0 for timer seed). <true|false> false Initialize and terminate immediately. -chkpt <string> <null> Restore EIO trace execution from a file. -redir:sim <string> <null> Redirect simulator output to file (non-interactive only). <string> <null> -redir:prog Redirect simulated program output to file. <int> 0 -nice Simulator scheduling priority. -max:inst <uint> Maximum number of instructions to execute. -fastfwd <int>

Number of instructions skipped before timing starts.

-ptrace <string list...> <null>
Generate pipetrace <fname|stdout|stderr> <range> (see below).

-pcstat <string list...> <null>

Profile stat(s) against text addresses (multiple uses ok).

-bugcompat <true|false> false

Operate in backward-compatible bugs mode (for testing only).

Pipetrace range arguments are formatted as follows:

Both ends of the range are optional, if neither are specified, the entire execution is traced. Ranges that start with a `@' designate an address range to be traced, those that start with an `#' designate a cycle count range. All other range values represent an instruction count range. The second argument, if specified with a `+', indicates a value relative to the first argument, e.g., 1000:+100 == 1000:1100. Program symbols may be used in all contexts.

## Examples:

-ptrace FOO.trc #0:#1000

-ptrace BAR.trc @2000:

-ptrace BLAH.trc :1500

-ptrace UXXE.trc:

-ptrace FOOBAR.trc @main:+278

## <u>Processor Configuration Options</u>

Option Arguments Default

-fetch:ifqsize <int> 4

Instruction fetch queue size (instructions).

-fetch:mplat <int>

Extra branch mis-prediction latency.

-fetch:speed <int>

Speed of front-end of machine relative to execution core.

-decode:width <int>

Instruction decode bandwidth (instructions/cycle)

-issue:width <int> 4

Instruction issue bandwidth (instructions/cycle)

-issue:inorder <true|false> false Run pipeline with in-order issue. -issue:wrongpath <true|false> true Issue instructions down wrong execution paths. -commit:width <int> Instruction commit bandwidth (instructions/cycle). -ruu:size <int> 16 Register update unit (RUU) size. -lsq:size <int> 8 Load/store queue (LSQ) size. -res:ialu <int> Total number of integer ALUs available. <int> 1 -res:imult Total number of integer multiplier/dividers available. 2 -res:memport <int> Total number of memory system ports available (to CPU). -res:fpalu <int> 4 Total number of floating point ALUs available. -res:fpmult <int> Total number of floating point multiplier/dividers available. Branch Predictor Configuration Options Option Arguments Default -bpred <string> bimod Branch predictor type {nottaken|taken|perfect|bimod|2lev|comb} -bpred:bimod <int> 2048 Bimodal predictor (uses a branch target buffer with 2 bit counters) table size. -bpred:2lev <int list...> 1 1024 8 0 2-level predictor configuration (11 size 12 size hist\_size xor).

1024

-bpred:comb

<int>

Combining predictor meta table size.

-bpred:ras <int> Return address stack size (0 for no return stack). -bpred:btb <int list...> 5124 BTB configuration (num sets associativity) -bpred:spec upde <string> <null> Speculative predictors update in {ID|WB} (default non-speculative). Branch predictor configuration examples for 2-level predictor: Configurations: N, M, W, X # entries in first level (# of shift register(s)) N W width of shift register(s) # entries in 2nd level (# of counters, or other FSM) M X (yes-1/no-0) xor history and address for 2nd level index The predictor `comb' combines a bimodal and a 2-level predictor. Memory Subsystem Configuration Options Option Arguments Default -cache:dl1 <string> dl1:128:32:4:1 L1 data cache configuration {<config>|none} (see below). -cache:dl1lat <int> 1 L1 data cache hit latency (cycles). <string> ul2:1024:64:4:1 -cache:dl2 L2 data cache configuration {<config>|none} (see below). -cache:dl2lat <int> L2 data cache hit latency (cycles). <string> il1:512:32:1:1 -cache:il1 L1 inst cache configuration {<config>|d11|d12|none} (see below). -cache:illlat <int> L1 instruction cache hit latency (cycles). <string> -cache:il2 L2 instruction cache configuration {\leftlefthanklerconfig\rightarrow|\dl2|none} (see below). -cache:il2lat <int> L2 instruction cache hit latency (cycles).

```
-cache:flush
                  <true|false>
                                  false
Flush caches on system calls.
-cache:icompres <true|false>
                                  false
Convert 64-bit inst addresses to 32-bit inst equivalents.
                  <int list >
                                  18 2
-mem·lat
Memory access latency (<first chunk> <inter chunk>).
-mem:width
                  <int>
                                  8
Memory access bus width (bytes).
-tlb:itlb
                  <string>
                                  itlb:16:4096:4:1
Instruction TLB configuration {<config>|none} (see below).
-tlb:dtlb
                  <string>
                                  dtlb:32:4096:4:1
Data TLB configuration {<config>|none} (see below).
-tlb·lat
                  <int>
                                  30
Inst/data TLB miss latency (cycles).
The cache configuration parameter <config> has the following format:
<name>:<nsets>:<bsize>:<assoc>:<repl>
                 name of the cache being defined
       <name>
                  number of sets in the cache
       <nsets>
       <bsize>
                  block size of the cache
                  associativity of the cache
       <assoc>
                  block replacement strategy, 'l'-LRU, 'f'-FIFO, 'r'-random
       <repl>
Examples:
       -cache:dl1 dl1:4096:32:1:1
       -dtlb dtlb:128:4096:32:r
Cache levels can be unified by pointing a level of the instruction cache hierarchy at the
data cache hierarchy using the "dl1" and "dl2" cache configuration arguments. Most
sensible combinations are supported, e.g.,
A unified 12 cache (il2 is pointed at dl2):
       -cache:il1 il1:128:64:1:1 -cache:il2 dl2
       -cache:dl1 dl1:256:32:1:1 -cache:dl2 ul2:1024:64:2:1
Or, a fully unified cache hierarchy (il1 pointed at dl1):
       -cache:ill dl1
       -cache:dl1 ul1:256:32:1:1 -cache:dl2 ul2:1024:64:2:1
```

## **Simulation Outputs**

## **General Simulation Statistics**

sim\_num\_insn total number of instructions committed sim\_num\_refs total number of loads and stores committed

sim\_num\_loads total number of loads committed
sim\_num\_stores total number of stores committed
sim\_num\_branches total number of branches committed
sim\_elapsed time total simulation time (seconds)

sim\_inst\_ratesimulation speed (instructions/second)sim\_total\_insntotal number of instructions executedsim\_total\_refstotal number of loads and stores executed

sim\_total\_loadstotal number of loads executedsim\_total\_storestotal number of stores executedsim\_total\_branchestotal number of branches executedsim\_cycletotal simulation time (cycles)

sim\_IPC instructions per cycle sim\_CPI cycles per instruction

sim\_exec\_BW total instructions (mis-speculated + committed) per

cycle

sim\_IPB instructions per branch

## Instruction Fetch Queue (IFQ) Statistics

IFQ\_count cumulative IFQ occupancy IFQ fcount cumulative IFQ full count

ifq occupancy average IFQ occupancy (instructions)

ifq\_rate average IFQ dispatch rate (instructions/cycle)

ifq\_latency average IFQ occupant latency (cycles) ifq\_full fraction of time (cycles) IFQ was full

### Register Update Unit (RUU) Statistics – a.k.a. commit unit

RUU\_count cumulative RUU occupancy RUU fcount cumulative RUU full count

ruu\_occupancy average RUU occupancy (instructions)

ruu\_rate average RUU dispatch rate (instructions/cycle)
ruu\_latency average RUU occupant latency (cycles)

ruu\_full fraction of time (cycles) RUU was full

## Load/Store Queue (LSQ) Statistics

LSQ\_count cumulative LSQ occupancy LSQ fcount cumulative LSQ full count

lsq occupancy average LSQ occupancy (instructions)

lsq rate average LSQ dispatch rate (instructions/cycle)

lsq latency average LSQ occupant latency (cycles)

lsq\_full fraction of time (cycles) LSQ was full

<u>Instruction Issue and Retirement (Commit) Statistics</u>

sim\_slip total number of slip cycles

avg\_sim\_slip the average slip between issue and retirement

**Branch Predictor Statistics** 

JR = Jump Register instruction

bpred bimod.lookups total number of branch predictor lookups

bpred bimod.updates total number of updates

bpred\_bimod.addr\_hits total number of address-predicted hits bpred bimod.dir hits total number of direction-predicted hits

(includes addr hits)

bpred bimod.misses total number of misses

bpred bimod.jr hits total number of address-predicted hits for JRs

bpred bimod.jr seen total number of JRs seen

bpred bimod.jr non ras hits.PP total number of address-predicted hits for

non-return address stack (RAS) JRs

bpred bimod.jr non ras seen.PP total number of non-RAS JRs seen

bpred\_bimod.bpred\_addr\_rate branch address-prediction rate (address-hits/updates) bred\_bimod.bpred\_dir\_rate branch direction-prediction rate (all-hits/updates) JR address-prediction rate (JR addr-hits/JRs seen)

bpred\_bimod.bpred\_jr\_non\_ras\_rate.PP

non-RAS JR address-prediction rate (non-RAS JR hits/JRs seen)

bpred\_bimod.retstack\_pushes
bpred\_bimod.retstack\_pops
bpred\_bimod.used\_ras.PP

total number of address pushed onto RAS
total number of address popped off of RAS
total number of RAS predictions used

bpred bimod.ras hits.PP total number of RAS hits

bpred bimod.ras rate.PP RAS prediction rate (RAS hits/used RAS)

Cache Statistics

These are gathered appropriately for il1, dl1, il2, dl2, ul1, ul2, itlb and dtlb:

cache.accessestotal number of accessescache.hitstotal number of hitscache.missestotal number of missescache.replacementstotal number of replacementscache.writebackstotal number of writebackscache.invalidationstotal number of invalidationscache.miss ratemiss rate (misses/reference)

cache.repl\_rate replacement rate (replacements/reference)

cache.wb\_rate writeback rate (wrbks/ref)
cache.inv rate invalidation rate (invs/ref)

Miscellaneous Statistics

sim invalid addrs total non-speculative bogus addresses seen

(debug variable)

## SimpleScalar 3.0 Quick Guide

ld\_text\_baseprogram text (code) segment baseld\_text\_sizeprogram text (code) size (bytes)ld\_data\_baseprogram initialized data segment base

ld data size program initialized `.data' and uninitialized `.bss' size

(bytes)

ld\_stack\_base program stack segment base (highest address in stack)

ld stack size program initial stack size

ld prog entry program entry point (initial PC)

ld\_environ\_base program environment base address address

ld target big endian target executable endian-ness, non-zero if big endian

mem.page\_count total number of pages allocated mem.page\_mem total size of memory pages allocated mem.ptab\_misses total first level page table misses

mem.ptab\_accesses total page table accesses mem.ptab\_miss\_rate first level page table miss rate