## Contador ascendente y descendente por uart.

```
set_property PACKAGE_PIN R14 [get_ports {LED_0[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {LED_0[0]}]
set_property PACKAGE_PIN P14 [get_ports {LED_0[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {LED_0[1]}]
set_property PACKAGE_PIN N16 [get_ports {LED_0[2]}]
set_property IOSTANDARD LVCMOS33 [get_ports {LED_0[2]}]
set_property PACKAGE_PIN M14 [get_ports {LED_0[3]}]
set_property IOSTANDARD LVCMOS33 [get_ports {LED_0[3]}]
set_property IOSTANDARD LVCMOS33 [get_ports uart_rtl_rxd]
set_property IOSTANDARD LVCMOS33 [get_ports uart_rtl_txd]
set_property PACKAGE_PIN Y19 [get_ports uart_rtl_txd]
```

set property PACKAGE\_PIN Y18 [get\_ports uart\_rtl\_rxd]

set property SLEW FAST [get\_ports uart\_rtl\_txd]



| ∨ Scalar ports (2)    |                |            |                |       |   |             |      |            |           |   |       |
|-----------------------|----------------|------------|----------------|-------|---|-------------|------|------------|-----------|---|-------|
| uart_rtl_rxd I        | N              |            |                | Y18   |   | ~           | 1    | 34         | LVCMOS33* | * | 3.300 |
| ✓ uart_rtl_txd (      | DUT            |            |                | Y19   |   | ~           | 1    | 34         | LVCMOS33* |   | 3.300 |
| ∨ <a> LED_0 (4)</a>   | DUT            |            |                |       |   |             | 1    | (Multiple) | LVCMOS33* | • | 3.300 |
| ✓ LED_0[3]            | DUT            |            |                | M14   |   | ~           | 1    | 35         | LVCMOS33* | • | 3.300 |
| √ LED_0[2]            | DUT            |            |                | N16   |   | ~           | 1    | 35         | LVCMOS33* | * | 3.300 |
| √ LED_0[1]            | DUT            |            |                | P14   |   | ~           | 1    | 34         | LVCMOS33* | * | 3.300 |
| ✓ LED_0[0]            | DUT            |            |                | R14   |   | ~           | 1    | 34         | LVCMOS33* | * | 3.300 |
| Juli                  | 01010 111011   |            | 01100171441000 | runge |   | r ngn zaga  |      |            |           |   |       |
| processing_system     | 7_0            |            |                |       |   |             |      |            |           |   |       |
| ∨ ■ Data (32 address) | bits: 0x400000 | 00 [ 1G ]) |                |       |   |             |      |            |           |   |       |
| == axi_bram_ctrl_     | _0 S_AXI       | Mem0       | 0x4000_0000    | 8K    | • | 0x4000_     | LFFF |            |           |   |       |
| □□ uart_ext           | S_AXI          | Reg        | 0x42C0_0000    | 64K   | • | 0x42C0_1    | FFFF |            |           |   |       |
| □ buttons             | S_AXI          | Reg        | 0x4121_0000    | 64K   | * | 0x4121_FFFF |      |            |           |   |       |
| □ lep_ip_0            | S_AXI          | S_AXI_reg  | 0x43C0_0000    | 64K   | * | 0x43C0_1    | FFFF |            |           |   |       |
|                       |                |            |                |       |   |             |      |            |           |   |       |

0x4120\_0000

64K

▼ 0x4120\_FFFF

== switches

(Multiple)

S\_AXI

Reg

1

34 LVCMOS33\*

3.300

## Codigo VHDL

```
architecture lab3 user logic tb of lab3 user logic is
begin
   process (S AXI ACLK)
      variable cnt : UNSIGNED (LED WIDTH-1 downto 0);
      variable cnt 2 : UNSIGNED(LED WIDTH-1 downto 0);
      variable cnt 3 : UNSIGNED (LED WIDTH-1 downto 0);
   begin
       if rising edge (S AXI ACLK) then
           if S AXI ARESETN = '0' then
               LED <= (LED WIDTH-1 downto 0 => '0');
                             := (others => '0');
               cnt 2
                            := (others => '0');
                       := (others => '0');
               cnt 3
           elsif slv reg wren = '1' and axi awaddr = "00" then
               -- LED <= S AXI WDATA(LED WIDTH-1 downto 0);
               cnt 2(3) := '1';
               cnt 2(2) := '1';
               cnt 2(1) := '1';
               cnt 2(0) := '1';
               if S AXI WDATA(1 downto 0) = "01" then
                  cnt := cnt + 1:
               elsif S AXI WDATA(1 downto 0) = "10" then
                   cnt := cnt - 1;
               end if;
               if S AXI WDATA(3 downto 2) = "01" then
                   cnt 3 := cnt / 15;
               elsif S AXI WDATA(3 downto 2) = "10" then
                   cnt 3 := cnt;
               end if:
               LED <= std logic vector(cnt 3) and std logic vector(cnt 2);
           end if:
       end if;
   end process;
```

| Registro de<br>32 bits |           |           |     |    |
|------------------------|-----------|-----------|-----|----|
|                        | Contador  |           | Led |    |
|                        | Ascendent | Descenden |     |    |
| bits                   | е         | te        | HL  | LL |
| 0                      | 1         | 0         | х   | х  |
| 1                      | 0         | 1         | х   | х  |
| 2                      | Х         | х         | 1   | 0  |
| 3                      | Х         | Х         | 0   | 1  |
| 4-31                   | Х         | х         | х   | х  |

```
component lab3 user logic is
       port (
          S AXI ACLK: in std logic;
          slv reg wren: in std logic;
          axi_awaddr: in std_logic_vector(1 downto 0);
S_AXI_WDATA: in std_logic_vector(31 downto 0);
          S AXI ARESETN: in std logic;
          LED:
                         out std logic vector (7 downto 0)
   end component;
       signal S AXI ACLK tb: std logic := '0';
       signal slv reg wren tb: std logic := 'l';
       signal LED tb:
                                std logic vector (7 downto 0) := "000000001";
begin
   S AXI ACLK tb <= not S AXI ACLK tb after 10 ns;
   S AXI WDATA tb <= "00000000000000000000000000000101" after 603 ns;
   --rx data rdy tb <= not rx data rdy tb after 40 ns;
   S AXI ARESETN tb <= '1' after 100 ns:
   DUT: lab3 user logic
       port map (
           S AXI ACLK => S AXI ACLK tb,
          slv reg wren => slv reg wren tb,
          axi awaddr => axi awaddr tb,
           S AXI WDATA => S AXI WDATA tb,
          S AXI ARESETN => S AXI ARESETN tb,
           LED => LED tb
```

## Simulación



## Codigo en C.

```
int Uart_component_init(u16 DeviceId)
{
   int Status;

   Status = XUartLite_Initialize(&UartLite, DeviceId);
   if (Status != XST_SUCCESS) {
      return XST_FAILURE;
   }

   Status = XUartLite_SelfTest(&UartLite);
   if (Status != XST_SUCCESS) {
      return XST_FAILURE;
   }
   return XST_FAILURE;
}

return XST_SUCCESS;
}
```



```
ovoid Led_H_L(XGpio * InstancePtr)
{
    if(XGpio_DiscreteRead(InstancePtr, 1) == 0x01)
    {
        LEP_IP_mWriteReg(XPAR_LEP_IP_0_S_AXI_BASEADDR, 0, CNT_LL);
        xil_printf("Contador_Menos_significativo_\r\n");
}
```

LEP\_IP\_mWriteReg(XPAR\_LEP\_IP\_0\_S\_AXI\_BASEADDR, 0, CNT\_HL);

xil\_printf("Contador mas significativo \r\n");

else

```
XGpio dip, push;
int i;
uint32_t estado_switch=0;
int recibido=0;
int Status;
uint32_t leds_out=0;
Status = Uart_component_init(UART_DEVICE_ID);
xil_printf("Program de contador \r\n");
if (Status == XST_FAILURE) {
    xil_printf("Uartps_Init_Fail \r\n");
    return XST_FAILURE;
}
```

XGpio SetDataDirection(&dip, 1, 0xffffffff);

XGpio\_SetDataDirection(&push, 1, 0xffffffff);
estado switch=XGpio DiscreteRead(&dip, 1);

Led\_H\_L(&dip);

XGpio Initialize(&dip, XPAR SWITCHES DEVICE ID); // Modify this

XGpio Initialize(&push, XPAR BUTTONS DEVICE ID); // Modify this

```
while (1)
    recibido = XUartLite Recv(&UartLite, RecvBuffer, TEST_BUFFER_SIZE);
    if(recibido > 0){
        switch( RecvBuffer[0] )
            case 'A':
                LEP IP mWriteReg(XPAR LEP IP 0 S AXI BASEADDR, 0, CNT ASCENT);
                Led H L(&dip);
                xil printf("Contador Ascendente %d \r\n",leds out);
                break;
            case 'B':
                LEP IP mWriteReg(XPAR LEP IP 0 S AXI BASEADDR, 0, CNT DESCENT);
                Led H L(&dip);
                xil printf("Contador Descendente %d \r\n",leds out);
                break;
            default :
                xil printf("Error con seleccion \r\n");
    if(estado switch !=XGpio DiscreteRead(&dip, 1))
         estado switch=XGpio DiscreteRead(&dip, 1);
         Led_H_L(&dip);
    for (i=0; i<9999999; i++);
```