## Bit Fusion

## Bit-Level Dynamically Composable Architecture for Deep Neural Networks

#### **Hardik Sharma**

Jongse Park

Naveen Suda<sup>†</sup>

Liangzhen Lai<sup>†</sup>

Benson Chau

Vikas Chandra<sup>†</sup>

Hadi Esmaeilzadeh<sup>‡</sup>

**Georgia Institute of Technology** 

<sup>†</sup>Arm, Inc.

<sup>‡</sup>University of California, San Diego

**Alternative Computing Technologies (ACT) Lab** 

## **DNNs Tolerate Low-Bitwidth Operations**



>99.4% Multiply-Adds require less than 8-bits

## Bitwidth Flexibility is Necessary for Accuracy

AlexNet: MAGENET dataset

(Mishra@t@l.,@WRPN,@rXiv@2017)



LeNet: MNIST dataset

(Litettal., TWN, tarXiv 22016)



A fixed-bitwidth accelerator would either achieve limited benefits (8-bit), or compromise on accuracy (<8-bit)

## Our Approach: Bit-level Composability



BitBricks (BBs) are bit-level composable compute units



Compute units (BitBricks) logically fuse at runtime to form Fused-PEs (F-PEs) that dynamically match bit-width of the DNN layers

(c) 24x 3Parallelism, 3Mixed-Bitwidth (2-bit weights, 38-bit inputs)

(d) No Parallelism, B-bits

## Config #1 : Binary/Ternary Mode



Each BitBrick performs a binary/ternary multiplication

16x parallelism

## Config #2: 4-bit Mode



Four BitBricks fuse to form a Fused-PE (F-PE)

4x Parallelism

## Config #3: 8-bit, 4-bit (Mixed-Mode)



Eight BitBricks fuse to form a Fused-PE (F-PE)

2x Parallelism

## Spatial Fusion vs. Temporal Design





Temporal Design (Bit Serial): Combine results over time Spatial Fusion (Bit Parallel): Combine results over space

## Spatial Fusion Surpasses Temporal Design

| Area (um^2)        | BitBricks | Shift-Add | Register | Total<br>Area |
|--------------------|-----------|-----------|----------|---------------|
| Temporal           | 463       | 2989      | 1454     | 4905          |
| <b>Fusion Unit</b> | 369       | 934       | 91       | 1394          |

3.5x lower area

| Power (nW)         | BitBricks | Shift-Add | Register | Total<br>Power |
|--------------------|-----------|-----------|----------|----------------|
| Temporal           | 60        | 550       | 1103     | 1712           |
| <b>Fusion Unit</b> | 46        | 424       | 69       | 538            |

3.2x lower power

Synthesized using a commercial 45 nm technology



# Bit Fusion Systolic Array Architecture

## Programmability: BitFusion ISA



## ISA: Amortize the Cost of Bit-Level Fusion



Use a block-structured ISA for groups of operations (layers)

## ISA: Concise Expression for DNNs



Fully-Connected Layer

Use loop instructions as DNNs consist of large number of repeated operations

## ISA: Concise Expression for DNNs



**Fully-Connected Layer** 

```
loop: for i in (1 \rightarrow B)

loop: for j in (1 \rightarrow CC)

loop: for k in (1 \rightarrow IC)

input \leftarrow k \times 1 + j \times 0 + i \times IC

weight \leftarrow k \times 1 + j \times IC + i \times 0

output \leftarrow k \times 0 + j \times 1 + i \times CC
```

DNNs have regular memory access pattern Use loop indices to generate memory accesses

## ISA: Flexible Storage

#### 2-bit@mode

16xparallelism

Need: 32-bit inputs, 32-bit weights

#### 8-bit mode

1xparallelism

Need: 8-bit input, 8-bit weight

ISA changes the semantics of off-chip and on-chip memory accesses according to bitwidth of operands

## ISA: Flexible Storage (Software View)



Software views the buffers as having a flexible aspect ratio

## Benchmarked Platforms

**GPU** 

Low Power

Nvidia Tegra TX2

**High Performance** 

Nvidia Titan-X

**ASIC** 

Bit-Serial

Stripes (Micro'16)

**Optimized Dataflow** 

Eyeriss (ISCA'16)

## Benchmarked DNN Models

| DNN       | Type | Multiply-  | Bit-Flexible         | <b>Original Model</b> |
|-----------|------|------------|----------------------|-----------------------|
|           |      | Adds       | <b>Model Weights</b> | Weights               |
| AlexNet   | CNN  | 2,678 MOps | 116.3 MBytes         | 898.6 MBytes          |
| CIFAR10   | CNN  | 617 MOps   | 3.3 MBytes           | 53.5 MBytes           |
| LSTM      | RNN  | 13 MOps    | 6.2 MBytes           | 49.4 MBytes           |
| LeNet-5   | CNN  | 16 MOps    | 0.5 MBytes           | 8.2 MBytes            |
| RESNET-18 | CNN  | 4,269 MOps | 13 MBytes            | 103.7 MBytes          |
| RNN       | RNN  | 17 MOps    | 8.0 MBytes           | 64.0 MBytes           |
| SVHN      | CNN  | 158 MOps   | 0.8 MBytes           | 24.4 MBytes           |
| VGG-7     | CNN  | 317 MOps   | 2.7 MBytes           | 43.3 MBytes           |

## Comparison with Eyeriss



3.9× speedup and 5.1× energy reduction over Eyeriss

## Comparison with Stripes



2.6× speedup and 3.9× energy reduction over Stripes

## Comparison with GPUs



Bit Fusion provides almost the same performance as Titan Xp (250 W) with only 895 mW

## Conclusion

Emerging research shows we can reduce bitwidths for DNNs without losing accuracy

Bit Fusion defines a new dimension of bit-level dynamic composability to leverage this opportunity

BitFusion ISA exposes this capability to software stack



## DRAM Accesses Bottleneck Energy Benefits



DRAM accesses consume ~70% of total Energy

## Tolerance to low bitwidth in DNN weights



> 95% of DNN weights require less than 8-bits

## **DNNs Tolerate Low-Bitwidth Operations**



>99.4% Multiply-Adds require less than 8-bits

## Opportunity for performance/energy benefits



MACC Area  $\sim O(bitwidth^2)$ 



 $Energy \sim O(bitwidth)$ 

Quadratic improvement in Speedup, Linear in Energy

## BitFusion Systolic Array



BitFusion offers 512 Fusion Units and 8192 BitBricks same area budget (5.87 mm<sup>2</sup>) as Eyeriss (168 PEs)

## Loop Blocking

```
loop: b -> (B)
loop: oc -> (OC)
loop: ic -> (IC)

(a) Initial code
```

```
loop: b -> (B)
loop: t<sub>oc</sub> -> (1, #tile<sub>oc</sub>)
loop: t<sub>ic</sub> -> (1, #tile<sub>ic</sub>)
loop: oc -> (1, tile<sub>oc</sub>)
loop: ic -> (1, tile<sub>ic</sub>)
(b) Optimized code
```

Loop blocking to maximize on-chip data reuse

## **Loop Reordering**

```
loop: b -> (B)
loop: t<sub>oc</sub> -> (1, #tile<sub>oc</sub>)
loop: t<sub>ic</sub> -> (1, #tile<sub>ic</sub>)
loop: oc -> (1, tile<sub>oc</sub>)
loop: ic -> (1, tile<sub>ic</sub>)
```

(a) Dutput sta, onary



 $\quad \Longleftrightarrow \quad$ 

(b) Input Ista, onary

Loop reordering allows switching between Input stationary and output stationary, depending on DNN layer