## **HW 4**

# **Spring 2017**

Please write answers in the space provided and export as pdf. Show work for partial credit.

# **Problem 1: Memory Access**

**A.** For this question, we will be using an architecture with the following attributes:

- 18-bit virtual address
- 16-bit physical address
- 8-entry, fully-associative TLB

The TLB, a partial page table, a few virtual addresses are shown below. Use this information to answer questions i through iv.

| TLB   |       |              |           |  |  |
|-------|-------|--------------|-----------|--|--|
| Valid | Dirty | VPN          | PFN       |  |  |
| 1     | 0     | 00 0000 0000 | 0001 0000 |  |  |
| 0     | 0     | 00 0000 0101 | 0000 1110 |  |  |
| 0     | 1     | 00 0001 0110 | 0000 0000 |  |  |
| 0     | 1     | 00 0001 1011 | 0000 0000 |  |  |
| 1     | 0     | 11 1101 0100 | 1000 0100 |  |  |
| 1     | 0     | 11 0100 0101 | 0100 0101 |  |  |
| 1     | 1     | 10 0010 1010 | 1100 0110 |  |  |
| 1     | 0     | 10 0000 1111 | 1000 1001 |  |  |

|      | Page Table (partial) |       |
|------|----------------------|-------|
|      | PFN                  | Valid |
| 0    | 0001 0000            | 1     |
| 1    | 0011 0011            | 0     |
| 2    | 0000 0000            | 0     |
| 3    | 0010 0100            | 0     |
| 4    | 0001 1000            | 1     |
| 5    | 0000 1110            | 0     |
| 6    | 1100 0011            | 1     |
| 7    | 0101 0110            | 1     |
|      |                      |       |
| 1022 | 1010 0101            | 0     |
| 1023 | 1111 1111            | 1     |

#### Virtual Addresses:

A | 00 0000 0001 1001 1001
B | 00 0000 0101 0110 0110
C | 11 1111 1111 1111 1111
D | 00 0000 0111 0000 1111
E | 00 0000 0110 1100 0101

i. Which virtual address(es) cause page fault(s)?

A = 1, at 1 of page table, valid = 0 therefore page fault

B = 5, at 5 of pt, valid = 0 therefore page fault

ii. How many memory accesses in total were required to obtain the contents of virtual address E?

Since no TLB hit, it will need 2.

2

iii. For virtual address D, what physical address is generated?

$$D = 7$$
, Offset = 0000 1111

At PT of 
$$7$$
, = 0101 0110

Therefore Physical address is 0101 0110 0000 1111

**B.** Consider the following page-reference string: 3, 1, 4, 5, 3, 4, 1, 5, 3, 2, 4, 5, 2, 4, 1, 3, 1, 5

How many page faults would occur for the following replacement algorithms, assuming 4 frames? Remember that all frames are initially empty, so your first unique pages will all cost one fault each. Only calculate page faults for the initial sequence shown. You should assume that this pattern repeats endlessly (Hint: May be important for the optimal replacement algorithm.)

- i. LRU replacement
  - 9 faults
- ii. FIFO replacement
  - 7 faults
- iii. Optimal replacement (Belady's Min)
  - 6 faults

I have my work for LRU, FIFO, Optimal on my notebook

## **Problem 2: Cache Simulation**

Given a **direct mapped cache** with the following specifications:

- 16 bit physical addresses
- 16 byte blocks
- 4 KB cache size for data
- Byte addressable

Mark each memory access as a cache hit or miss in the table provided. If it is a miss, specify the type of miss. Assume that the cache is initially empty, and none of these locations have been in the cache before.

My solution: found tag, index, offset; tag = 4, index = 8, offset = 4

Changed Hexadecimal address to binary, Ex) 0x1420 = 0001 0100 0010 0000 0001 = tag 0100 0010 = index 0000 offset

| ADDRESS | HIT/MISS | MISS TYPE (IF ANY) |
|---------|----------|--------------------|
| 0x1420  | Miss     | Compulsory         |
| 0x1240  | Miss     | Compulsory         |
| 0x1428  | Hit      |                    |
| 0x566F  | Miss     | Compulsory         |
| 0x266F  | Miss     | Compulsory         |
| 0x5664  | Miss     | Conflict           |
| 0x5662  | Hit      |                    |
| 0x1242  | Hit      |                    |
| 0x8242  | Miss     | Compulsory         |
| 0x1248  | Miss     | Conflict           |

# **Problem 3: Cache Organization**

Given a 16-way set associative cache in a 32-bit byte-addressed architecture with the following specifications:

- 1 MB cache size
- 512 byte block size
- Write-back with dirty bit at block granularity
- FIFO replacement strategy

A. How many bits long is the tag?  

$$L = 1048576 / (16 * 512) = 128 \implies 2^7$$
  
Offset =  $512 = 2^9$   
 $Tag = 32 - (7 + 9) = 16$  bits

B. How many meta-data bits are required in this cache?
(16 + 1(dirty bit) + 1(valid bit)) = 18 bits
18 bits are the size of meta-data
((18 \* 16) + 4) \*128 (this is for the whole cache I think, am I over thinking?)

```
C. What is the total size of the cache in bits (including metadata and data)? 18bits + 512 * 8 = 4114 (size of metadata + data) 4114 * 16 = 65824 (because 16 way set associative) 65824 + 4 = 65828, for FIFO replacement (log 16), LRU is log(16!) = 45 65828 * 128 = 8425984 (128 lines, from 1048576 / (16*512)) Size = 8425984 bits

//I am a little confused whether it should be 22 bits or 18 bits, but since //FIFO is a replacement algorithm for the whole, I think I shouldn't add it //for meta-data //512 B = 4096 bits , 4096 bits + 22 bits = 4118 bits //4118 * 2048 = 8433664
```

# **Problem 4: Cache Timing**

#### **EMAT** = Time for a hit + (Miss rate x Miss penalty)

**A.** Find the EMAT for a machine with a 1-ns clock, a miss penalty of 40 clock cycles, a miss rate of 0.05, and a cache access time (including hit detection) of 1 clock cycle. Assume that the read and write miss penalties are the same and ignore other write stalls.

$$1 + (40 * 0.05) = 3$$

**B.** Suppose we can improve the miss rate to 0.03 by doubling the cache size. This causes the cache access time to increase to 2 clock cycles. Using the EMAT as a metric, determine if this is a good trade-off. Please show your work.

$$2 + (0.03 * 40) = 3.2$$

Not a good trade off because EMAT(3.2) went higher than previous EMAT(3.0)

### **C.** Consider the following memory hierarchy:

- A TLB with an access time of 1 cycle. The hit rate for the TLB is 95%.
- An L1 cache with a 1 cycle access time, and 99% hit rate.
- An L2 cache with a 5 cycle access time, and a 90% hit rate.
- An L3 cache with a 20 cycle access time, and a 80% hit rate.
- A physical memory with a 100 cycle access time.
- Page faults occur .1% of the time. Servicing a page fault takes 2000 cycles

You may assume that all page table entry data can be found in one memory access. Also, note that the page entry itself can be in the cache.

i. What is the EMAT for accessing memory given a **physical** address?

$$L3 = 20 + (0.2 * 100) = 40$$

$$L2 = 5 + (0.1 * 40) = 9$$

$$L1 = 1 + (0.01 * 9) = 1.09$$

$$1.09$$

ii. What is the EMAT for accessing memory given a **virtual** address?

#### **Problem 5: Producer-Consumer**

This problem has you solve the classic "bounded buffer" problem with one producer and multiple consumer threads.

The program takes the number of consumers as an argument (defaulting to 1) and a sequence of numbers from stdin. We give you a couple of test sequences: shortlist and longlist. For more explanation of how this works, see the comment at the top of hw4.c

The producer thread reads the sequence of numbers and feeds that to the consumers. Consumers pick up a number, do some "work" with the number, then go back for another number.

The program as provided includes output from the producer and consumers. For reference, a working version of the code with a bounded buffer of size 10 running on shortlist with four consumers produces this output (the comments on the right are added): (NOTE: Your printed console output may not match what is shown identically due to the randomness of thread scheduling. However, your output should show all entries being produced in the correct order and consumed in the correct order).

```
turku% ./hw4 4 < shortlist
main: nconsumers = 4
  consumer 0: starting
  consumer 1: starting
  consumer 2: starting
  consumer 3: starting
  producer: starting
  producer: 1
  producer: 2
  producer: 3
  producer: 4
  producer: 5</pre>
```

```
producer: 7
producer: 8
producer: 9
producer: 10
producer: 9
producer: 8
producer: 7
producer: 6
 consumer 0: 1
producer: 5
  consumer 1: 2
producer: 4
 consumer 2: 3
producer: 3
  consumer 3: 4
producer: 2
  consumer 0: 5
producer: 1
 consumer 1: 6
producer: read EOF, sending 4 '-1' numbers
  consumer 2: 7
 consumer 3: 8
  consumer 0: 9
  consumer 1: 10
```

producer: exiting

producer: 6

```
consumer 2: 9
consumer 3: 8
consumer 0: 7
consumer 1: 6
consumer 2: 5
consumer 3: 4
consumer 0: 3
consumer 0: 3
consumer 0: 4
consumer 1: 2
consumer 2: 1
consumer 2: exiting
consumer 1: 2
```

Finish the bounded-buffer code in hw4.c, adding synchronization so that the multiple threads can access the buffer simultaneously.

NOTE: If you are running your linux environment in a virtual machine, make sure to enable multiple cores. If you do not enable multiple cores, running your code on our machines may produce deadlocks that are not reproducable on your machine.

- There are really two problems here: managing the bounded buffer and synchronizing it. We suggest to write and test your bounded buffer implementation first before implementing synchronization.
- Your implementation must not spin-wait. There are several possible strategies. An excellent strategy with pthreads is to use a mutex and condition variables, i.e. using pthread\_cond\_wait() to wait when the buffer is empty or full.

### Testing suggestions:

• You should be able to reproduce the output above.

• Try measuring the execution time with /bin/time. When running with longlist, doubling the number of consumers should roughly halve the execution time. What is the minimum possible execution time?