Sunday, September 23, 2018 5:36 PM

CS 61C Fall 2018

# RISC-V Addressing and Caches

Discussion 5: September 24, 2018

### 1 RISC-V Addressing

We have several addressing modes to access memory (immediate not listed):

- 1. Base displacement addressing adds an immediate to a register value to create a memory address (used for lw, lb, sw, sb).
- 2. PC-relative addressing uses the PC and adds the immediate value of the instruction (multiplied by 2) to create an address (used by branch and jump instructions).
- 3. Register Addressing uses the value in a register as a memory address (jr)



What is range of 32-bit instructions that can be reached from the current PC using a branch instruction? 12 bits  $\Rightarrow$   $(2^{11}, 2^{11}, 1)$  half words



What is the range of 32-bit instructions that can be reached from the current PC using a jump instruction? 20 bits  $\Rightarrow$   $(-2^{19}, 2^{19} - 1)$  half words

Given the following RISC-V code (and instruction addresses), fill in the blank fields for the following instructions (you'll need your RISC-V green card!).

0x002cff2c: foo: jr ra ra= 0x002cff08

add: R type
jal: UJ type

bne: SB type

find type

func7 [rs2 rs1 | func3 rd | opcode |

find format

(t2= x7

(3)

op codes

 $\frac{32}{32}$  jal:  $0 \times 002 \text{ c ff } 2c$   $-0 \times 002 \text{ c ff } 04$  $-0 \times 28 = 06 0000 1000$ 

20 bits <u>varyoros</u>

0 0...0 00 00 0 0 000

1-10:1-10 0 6-bits

RISC-V Addressing and Caches 2

Offset: find data in block index: find block in cache

## Understanding T/I/O

tag: ensure we're looking @ correct

able to break down the memory addresses block When working with caches, we have to be able to break down the memory addresses

Tag - Used to distinguish different blocks that use the same index - Number of bits: leftover bits

we work with to understand where they fit into our caches. There are three fields:

Index - The set that this piece of memory will be placed in - Number of bits: log<sub>2</sub>(# log(# hdices)

Offset - The location of the byte in the block - Number of bits: log\_(size of block) log (Block Size)

Assume we have a direct-mapped byte-addressed cache with capacity 32B and block size of 8B. Of the 32 bits in each address, which bits do we use to find the index of

f 8B. Of the 32 bits in each address, which bits do we use to find the index of uche to use?

Offset =  $\log 2^3 = 3$ bits are our tag bits? What about our offset?

Offset =  $\log 2^3 = 3$ This is a point tag bits? What about our offset?

Which bits are our tag bits? What about our offset?

Offset: 2:0 → Tag: 31:5 Index: 4:3 Classify each of the following byte memory accesses as a cache hit (H), cache miss

(M), or cache miss with replacement (R). It is probably best to try drawing out the cache before going through so that you can have an easier time seeing the

replacements in the cache. The following white space is to do this:

| $\operatorname{Address}$  | T/I/O |   |   | Hit, Miss, Replace |
|---------------------------|-------|---|---|--------------------|
| 0x00000004 0106           | 0     | O | 4 | M, Comp            |
| 0x00000005 6[6]           | 0     | 0 | 5 | 14                 |
| 0x00000068 OUD 1060       | 3     |   | 0 | M, Comp            |
| 0x000000C8 1100 1000      | 6     | 1 | Ö | R, comp            |
| 0x00000068 OIIO 1000      | 3     | 1 | 0 | R, conflict        |
| 0x000000DD 1(0) 1(0)      | 6     | 3 | 5 | M, comp            |
| 0x00000045 0100 0101      | 2     | 0 | 5 | Ry comp            |
| 0x00000004 O 100          | 0     | 0 | 4 | R, capacity        |
| 0x000000C8     1DO   1000 | 6     |   | 0 | R. Cupacity        |
|                           |       |   | 1 | Coposity           |

See more than 4 unique blocks

=) capacity miss instead of conflict

SB of data her Cache valid ÓΙ 0 IO 1) 6

2.2

Cache Size

use TIO

from before

#### The 3 C's of Misses

Classify each M and R above as one of the 3 types of misses described below:

I. Compulsory: First time you ask the cache for a certain block. A miss that must occur when you first bring in a block. Reduce compulsory misses by having a longer cache lines (bigger blocks), which bring in the surrounding addresses along with our requested data. Can also pre-fetch blocks beforehand using a hardware prefetcher (a special circuit that tries to guess the next few blocks that you will want).

II. Conflict: Occurs if you hypothetically went through the ENTIRE string of accesses with a fully associative cache and wouldn't have missed for that specific access. Increasing the associativity or improving the replacement policy would remove the miss.

can organize better

TL;DR

III. Capacity: The only way to remove the miss is to increase the cache capacity, as even with a fully associative cache, we had to kick a block out at some point.

Note: There are many different ways of fixing misses. The name of the miss doesn't necessarily tell us the best way to reduce the number of misses.

### Extra Practise

In the following diagrams, each blank box represents 1 byte (8 bits) of data. All of memory is byte addressed.Let's say we have a 8192KiB cache with an 128B block size, how many bits are in tag, index, and offset? What parts of the address of

| 0xFEEDF00D fit  | into which sections? $2-16-7=9$ | 2 7/27              | log 27=7 |
|-----------------|---------------------------------|---------------------|----------|
|                 | Tag                             | Index               | Offset   |
| Number of bits  | g                               | 16                  | 7        |
| Bits of address | 11 11 1110 1                    | 110 1101 111 100000 | 000 1101 |

UII XO 1110 1110 1101 llll 0000

Now fill in the table below. Assume that we have a write-through cache, so the number of bits per row includes only the cache data, the tag, and the valid bit.

Data + tag + valid Address size (bits) | Cache Size | Block Size | Tag Bits | Index Bits | Offset Bits | Bits per ro

|    | Address size (bits) | Cache Size | Diock Size | rag bus | muex bus | Onset Dits    | Dits per row |
|----|---------------------|------------|------------|---------|----------|---------------|--------------|
| ١. | 16                  | 4KiB       | 4B         | 4       | lo       | $\mathcal{A}$ | 37           |
| 2. | 32                  | 32KiB      | 16B        | 17      | (1       | Ÿ             | 146          |
| 3. | 32                  | 64 K:B     | 16B        | 16      | 12       | 4             | 145 6        |
| ч. | 64                  | 2048KiB    | 128B       | 43      | 14       | 7             | 1068         |
| i  | رم ا ال <i>ح</i>    | - 10       | 212-       | IN T.11 | 10 )     | = 4           | ٦ . ١١ ـ ١   |

1. 
$$0: \log 4 = 2$$
 I:  $\log \frac{2^{12}}{2^2} = 10$  T:  $16 - 10 - 2 = 4$   $32 + 4 + 1 = 37$   
2.  $0: \log 16 = 4$  I:  $\log \frac{2^{15}}{2^4} = 11$  T:  $32 - 11 - 4 = 17$   $128 + 17 + 1 = 146$   
3.  $0: 32 - 16 - 12 = 4$  Block:  $2^4 = 168$  Size:  $2^{12} \cdot 168 = 2^{16} = 64$  KiB