## ASAP 7 DRC Violation Waiver Checklist for PDN Voltage Droop Experiments using Cadence Voltus

| Violation                                         | Specific DRC | Rules                    | Operating           | Description                                                                                                                                                                                                                                          | Design Functionality and Structural Integrity |                                                                                                                                                                                | Impact on Vdroop Evaluation |                                                                                                                                                                   |
|---------------------------------------------------|--------------|--------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Category                                          | Violations   | ituies                   | Margin              | Description                                                                                                                                                                                                                                          | Assessment                                    | Justification                                                                                                                                                                  | Assessment                  | Justification                                                                                                                                                     |
| Minimum<br>Enclosure of<br>Vias by metal<br>lines | V1.M1.EN.1   | (5,2) nm                 | (3,2) nm            | Minimum Enclosure of Vias by metal lines on two opposite sides                                                                                                                                                                                       | No Impact                                     | This DRC error is related to via placement and the allowed                                                                                                                     | No Impact                   | The requirement for minimum enclosure on both the sides of the via by a metal line does not impact                                                                |
|                                                   | V1.M2.EN.2   | (5,5) or (5,0)<br>nm     | (3,0)               | Minimum Enclosure of Vias by metal lines<br>on two opposite sides<br>Via must exactly be the same width as<br>metal line along the direction<br>perpendicular to the M2 length.                                                                      |                                               | margins for its meta line enclosure. Slight slight offset in vias along the metal line during P&R does not alter design functionality or alter the structural integrity of the | No Impact                   | the via's or the metal line's<br>resistance. In our case, the via<br>placement is offset on side by 2 nm                                                          |
|                                                   | V2.M3.AUX.2  | Same width of metal line | 16% Not overlapping |                                                                                                                                                                                                                                                      | No Impact                                     |                                                                                                                                                                                | No Impact                   | but is completely enclosed by the metal line. This will not alter the resistance of the connection,                                                               |
|                                                   | V0.M1.AUX.3  | Same width of metal line | 18% Not overlapping | Via must exactly be the same width as metal line along the direction perpendicular to the M2 length.                                                                                                                                                 | No Impact                                     | netlist after P&R.                                                                                                                                                             | No Impact                   | thereby having no impact of IR drop analysis.                                                                                                                     |
| Spacing<br>between<br>metal lines                 | M1.S.2       | 25nm                     | 21nm                | Minimum spacing between two metal lines. 1st Metal line is <=36nm and the second metal line is >36nm                                                                                                                                                 | No Impact                                     | Metal spacing requirements are enforced by the tool to ensure proper metal                                                                                                     | No Impact                   | Metal spacing requirements do not                                                                                                                                 |
|                                                   | M1.S.6       | 20nm                     | 18nm                | Minimum corner to corner spacing between two metal line polygons.                                                                                                                                                                                    | No Impact                                     | separation is maintained to prevent metal shorts during fabrication. Waiving these violations has no impact on structural integrity of netlist after P&R.                      | No Impact                   | have any significant impact on<br>voltage droop calculation or IR drop<br>analysis run by Cadence Voltus.                                                         |
| Via Spacing<br>Requirements                       | V1.S1        | 18nm or<br>27nm          | 21nm                | Minimum spacing between two vias if they are perfectly aligned or partially aligned                                                                                                                                                                  | No Impact                                     | Via spacing requiremnts are also guidelines for minimizing defects during fabrication.                                                                                         | No Impact                   | Voltage droop impact due to via<br>spacing is insignificant. IR drop<br>calculations done by Cadence Voltus                                                       |
|                                                   | V1.S2        | 23nm                     | 21nm                | Minimum corner to corner spacing between two vias                                                                                                                                                                                                    | No Impact                                     | They have no impact on netlist integrity                                                                                                                                       | No Impact                   | remain unaffected.                                                                                                                                                |
| Gate Poly<br>Proximity                            | GATE.S.3     | 54nm                     | NA                  | Every GATE (not cut by GCUT and not interacting with the layer SRAMDRC) must have at least one other GATE within 54 nm of its surrounding along the horizontal axis.  The spacing being the distance between centers of the two GATE layer polygons. | No Impact                                     | This violation is related to gates not being uniformly spaced for poly deposition. This does not alter the netlist or interconnection integrity                                | No Impact                   | Voltage droop and IR drop analysis<br>remain unimpacted due to this<br>violation because every gate's poly is<br>connected to the metal lines for IR<br>analysis. |