## Distemas Digitais

## Simple Latch

Combinacionais is Sequenciais

das varia veis de entrada

Lo Saída depende somente Lo Saída depende também do estado anterior do circuito tem memoriss

Simple Latch



|   | Set | Reset  | 1 Q = | Qs       |                    |
|---|-----|--------|-------|----------|--------------------|
|   | 0   | ٦<br>٥ | Qa    | Ox<br>Ox | (no change)        |
| • | 7   | J<br>L | 10    |          | undefined behavior |

GATED SR LATCH



Quando clipeo, sistema montain

CLG SR x x - o g' p' = (oo) No changes 1 00 - 5' & = [0,0), No changer

Zinformação















(d) Timing diagram



FlipFlop -> Mudança somente na banda do sinal de controle







Contadones com RESET assínchono genem problemas pois genem pulsos incompletos (pág 279 Brown)



neseta o segundo quando
o primerno e o
segundo = 9



• Mostre como obter um FF-D e um FF-T a partir de um FF-JK





**Example 5.20** Problem: Design a circuit that can be used to control a vending machine. The circuit has five inputs: Q (quarter), D (dime), N (nickel), Coin, and Resetn. When a coin is deposited in the machine, a coin-sensing mechanism generates a pulse on the appropriate input Q, D, or N). To signify the occurrence of the event, the mechanism also generates a pulse on the line Coin. The circuit is reset by using the Resetn signal (active low). When at least 30 cents has been deposited, the circuit activates its output, Z. No change is given if the amount exceeds 30 cents.

Design the required circuit by using the following components: a six-bit adder, a six-bit register, and any number of AND, OR, and NOT gates.





## **5.15.** The following circuit implements the desired counter







000 000 (( \ 00 \ )

\*5.17 The circuit in Figure P5.3 looks like a counter. What is the counting sequence of this circuit?



**Figure P5.3** The circuit for Problem 5.17.

