### **Architecture Lab 2 Report**

### **Experiment 0:**

 This experiment aims to use the UART module as the input to the board instead of the swithces. This can be done by sending serial commands to the module through teraterm program which ill convert it to signal that will be used as our input in the future experiments.

### **Experiment 1:**

- This experiment aims to implement a 4-bit ripple carry adder (RCA) which takes two 4 bit input positive numbers and returns their sum as an output.
- In order to implement such a circuit, we should do the following:
  - 1- write a "Full\_Adder" module that adds two bits and acts as the building block of the ripple carry adder.
  - 2- write an "RCA4" module the instantiates n istantations of theFull\_Adder module
  - 3- Add the modules used in lab1 to this experiment in order to be able to see the results of the experiemnt on the 7-segment displayer.
  - 4- write a "const" file in order to inform the software what physical pins on the Nexys A7-100T FPGA Board that we plan on using or connecting to in relation to the Verilog code that we wrote to describe the behavior of the FPGA.
- Explaining code functionality by commenting on the code:

### Endmodule

module RCA4 #(parameter n = 4) (input [n-1:0] x,input [n-1:0] y,input cin, output [n:0] out,output last\_carry);

// The ripple carry adder module takes 3 inputs: 2 4-bits input numbers and a carry-in if exists and outputs the sum of these two numbers and the last carry if exists.

### Schematics:

With the UART module:

endmodule



Without the UART module:



It would be apparent that this implementation is simpler than the circuit found in experiment three which will eventually result in the londger delay.

### **Utilization Hierarchy:**

| Name                     | ^1    | Slice LUTs<br>(63400) | Slice Registers<br>(126800) | Slice<br>(15850) | LUT as Logic<br>(63400) | LUT Flip Flop Pairs<br>(63400) | Bonded IOB<br>(210) | BUFGCTRL<br>(32) |
|--------------------------|-------|-----------------------|-----------------------------|------------------|-------------------------|--------------------------------|---------------------|------------------|
| Four_Digit_Seven_Segme   | nt_Dr | 226                   | 316                         | 122              | 226                     | 100                            | 13                  | 1                |
| ⊕ I nolabel line35 (UART | recei | 223                   | 296                         | 117              | 223                     | 99                             | 0                   | 0                |

### **Utilization Report:**



Total slice LUTs used = 226 Total slice Registers used = 316

### **Hold time:**



Hold time= 2.689

# Setup time:



Setup time = 10.930

### Results

 As a result of this experiment, we can now press of the keyboard from home the two input 4-bits numbers and see the addition of them on the board.
 (as shown in the screenshot below)

### **Camera Screenshot:**



This screenshot shows the result of adding those two numbers in bits:

 $5 \rightarrow 0101$ 

 $2 \rightarrow 0010$ 

 $7 \to 0111$ 

### **Experiment 2:**

- This experiment aims to implement A 4-digit 7-segment display that takes a number and outputs it on the 4-digit 7-segment display.

- In order to implement such a circuit, we should do the following:
  - 1- Copy the code found in the first lap with optimization that displays the numbers on the 7-segment display.
  - 2- add on it a piece of code that detects the negative number and displays it on the screen .
  - 3- write an "FDSSD\_constraint" file in order to inform the software what physical pins on the Nexys A7-100T FPGA Board that we plan on using or connecting to in relation to the Verilog code that we wrote to describe the behavior of the FPGA.
- Explaining code functionality by commenting on the code:

```
reg [12:0] New_Num;
reg Sign;
integer i;
always @(*)
begin
case(Num[7]) //We had to add this code that recognizes whether the input is negative or
             //not and if negative, it sets the sign register to 1 else it is 0.
1'b0: begin
 Sign=1'b0;
 New_Num=Num;
 end
1'b1: begin
Sign=1'b1;
New_Num=-Num;
                    // if the numebr was negative we perform two's complement on it,
                     //where the two's complement of the negative number= positive
                     // number
end
endcase
end
```

### Schematics:

With the UART module:



# Without the UART module:



# **Utilization Hierarchy:**

| Name                   | ^1     | Slice LUTs<br>(63400) | Slice Registers<br>(126800) | Slice<br>(15850) | LUT as Logic<br>(63400) | LUT Flip Flop Pairs<br>(63400) | Bonded IOB<br>(210) | BUFGCTRL<br>(32) |
|------------------------|--------|-----------------------|-----------------------------|------------------|-------------------------|--------------------------------|---------------------|------------------|
| Four_Digit_Seven_Segme | ent_Dr | 206                   | 316                         | 121              | 206                     | 111                            | 13                  | 1                |
| ine34 (UART)           | recei  | 202                   | 296                         | 115              | 202                     | 110                            | 0                   | 0                |

# **Utilization Report:**

| Site Type             |   | Used | ! | Fixed | 1 | Available | 1 | Util% |   |
|-----------------------|---|------|---|-------|---|-----------|---|-------|---|
| Slice LUTs            | 1 | 206  | 1 | 0     | 1 | 63400     | 1 | 0.32  |   |
| LUT as Logic          | ı | 206  | 1 | 0     | 1 | 63400     | 1 | 0.32  | 1 |
| LUT as Memory         | ı | 0    | 1 | 0     | 1 | 19000     | 1 | 0.00  | 1 |
| Slice Registers       | Ī | 316  | 1 | 0     | 1 | 126800    | 1 | 0.25  | 1 |
| Register as Flip Flop | 1 | 316  | 1 | 0     | 1 | 126800    | 1 | 0.25  | 1 |
| Register as Latch     | 1 | 0    | 1 | 0     | 1 | 126800    | 1 | 0.00  | 1 |
| F7 Muxes              | ١ | 0    | 1 | 0     | 1 | 31700     | 1 | 0.00  | ١ |
| F8 Muxes              | ı | 0    | 1 | 0     | 1 | 15850     | 1 | 0.00  | 1 |
|                       | + |      | + |       | + |           | + |       | 4 |

Total slice LUTs used = 206 Total slice Registers used = 316

# **Hold time:**



Hold time= 2.529

### Setup time:

| Name    | ^1 | Levels | High Fanout From | То            | Total Delay | Logic Delay | Net Delay | Requirement Source Clock |
|---------|----|--------|------------------|---------------|-------------|-------------|-----------|--------------------------|
| Path 21 | 00 | 5      | 9 nol            | /C LED_out[5] | 11.624      | 4.569       | 7.054     | ∞ sys_dk_pin             |
| Path 22 | 00 | 5      | 8 nol            | /C LED_out[1] | 11.468      | 4.811       | 6.657     | ∞ sys_dk_pin             |
| Path 23 | 00 | 5      | 8 nol            | /C LED_out[6] | 11.352      | 4.591       | 6.761     | ∞ sys_clk_pin            |
| Path 24 | 00 | 5      | 9 nol            | /C LED_out[2] | 10.420      | 4.548       | 5.872     | ∞ sys_dk_pin             |
| Path 25 | 00 | 5      | 8 nol            | /C LED_out[3] | 10.177      | 4.794       | 5.383     | ∞ sys_dk_pin             |
| Path 26 | 00 | 5      | 8 nol            | /C LED_out[0] | 10.080      | 4.551       | 5.528     | ∞ sys_dk_pin             |
| Path 27 | 00 | 5      | 8 nol            | /C LED_out[4] | 9.844       | 4.507       | 5.337     | ∞ sys_dk_pin             |

Setup time = 11.624

### **Camera Screenshot:**



This screenshot shows the result of entering a negative number 7:  $1001 \rightarrow -7$ 

## **Experiment 3:**

- This experiment aims to make a circuit that has two 4 bits input signed numbers and it adds them and displays the result on the 4 7-segment display with the negative sign if the number is negative.

## **Explaining code functionality:**

In this experiments' verilog code, we combined the code in the first experiemnt which is the 4 bits ripple carry adder and the code found in the second experiemnt which is the negative sign detection and conversion of the negative numbers to positive.

### Schematic:

### With the UART module:



### Without the UART module:



Here, it can be clearly seen that there are more components in the implementation of this circuit than the circuit found in experiment 1, since we added another logic for recognizing a negative number and displaying the negative sign on the first 7-segment display.

### **Utilization Hierarchy:**

| □ N Four Digit Seven Segment Dr 197 316 117 197 103 21 | RL |
|--------------------------------------------------------|----|
| □ 🔐 Four_Digit_Seven_Segment_Dr 197 316 117 197 103 21 | 1  |
| ⊕ a nolabel_line36 (UART_recei 194 296 111 194 102 0   | 0  |

### **Utilization Report:**

| Site Type             | 1 | Used | 1 | Fixed | 1 | Available | 1 | Util* | 1 |
|-----------------------|---|------|---|-------|---|-----------|---|-------|---|
| Slice LUTs            | 1 | 197  | 1 | 0     | 1 | 63400     | 1 | 0.31  | 1 |
| LUT as Logic          | ı | 197  | 1 | 0     | 1 | 63400     | 1 | 0.31  | ı |
| LUI as Memory         | ı | 0    | ١ | 0     | 1 | 19000     | 1 | 0.00  | 1 |
| Slice Registers       | Ī | 316  | 1 | 0     | 1 | 126800    | 1 | 0.25  | ١ |
| Register as Flip Flop | 1 | 316  | 1 | 0     | Ī | 126800    | 1 | 0.25  | 1 |
| Register as Latch     | 1 | 0    | 1 | 0     | ı | 126800    | 1 | 0.00  | 1 |
| F7 Muxes              | ı | 0    | 1 | 0     | 1 | 31700     | 1 | 0.00  | ١ |
| F8 Muxes              | ı | 0    | 1 | 0     | 1 | 15850     | 1 | 0.00  | 1 |

Total slice LUTs used = 197 Total slice Registers used = 316

### **Hold time:**



Hold time= 2.064

### **Setup time:**



Setup time = 11.086

### **Camera Screenshot:**



This screenshot shows the result of adding those two numbers in bits :

 $-5 \rightarrow 1011$ 

 $-2 \rightarrow 1110$ 

 $-7 \rightarrow 1001$ 

# **Conclusion**

|                            | Not optimized divisor<br>(Experiment 1) | Optimized divisor<br>(Experiment 3) |
|----------------------------|-----------------------------------------|-------------------------------------|
| Total slice LUTs used      | 226                                     | 197                                 |
| Total slice Registers used | 316                                     | 316                                 |
| Hold time                  | 2.689                                   | 2.064                               |
| Setup time                 | 10.930                                  | 11.086                              |

The circuit in experiment 3 clearly takes more setup time since it uses extra circuit components that are used to differentiate between a negative number and a positive number, and if the number is negative it performs two's complement on it in order to be seen as a positive number on the right with a negative sign on the left-most 7-segment displayer.