# NYDesign Workshop on Analog Circuit Design with Open Source Tools

This tutorial is meant to be used with the Google Cloud servers made available for the NYDesign workshop with Efabless. It assumes that you have logged into the virtual machine from a browser window and have the desktop in front of you.

### **Getting Started**

Bring up a terminal window on the desktop.

In your directory "designs" is an example of an analog circuit design, "sample\_and\_hold". This circuit is, as the name implies, a sample-and-hold circuit, designed in the SkyWater Open PDK process, for 3.3V (or 5.0V) rail-to-rail operation. It was designed as part of an 8-bit SAR (Successive Approximation Register) ADC (Analog to Digital Converter).

The problem with designing analog circuits is that it is labor-intensive at all levels, and we do not have the time available in the workshop to design any meaningful analog circuit from scratch. So we will learn the basics of each of the tools by doing a simple exercise, and occasionally look at the completed sample & hold as a more realistic analog design.

As discussed in the slide presentation, an analog circuit that has potential for re-use should be put in its own subdirectory, which can then be moved, copied, or linked as needed into a larger project, such as the "caravel\_user\_project\_analog" (which itself becomes a component of the "caravan" chip. The "caravel" and "caravan" designs, having full padframes, are necessarily top-level, stand-alone projects).

First, take a look at the structure of "sample and hold":

```
ls sample and hold
```

Note that it has subdirectories for each tool involved in the design process.

- "xschem" is for schematic capture
- "spice" is for simulations and LVS
- "mag" is for layout
- "qds", "lef", and "verilog" are for the final products of the design.

Check out the contents of each directory.

 "xschem" has schematics (.sch), symbols (.sym), and a startup script (xschemrc)

- "spice" has netlists (.spice), a configuration file (.spiceinit), among a few other files
- "mag" has layout files (.mag), a netlist (.spice), and a startup script (.magicrc).
- "gds" has a single file which is the final layout in GDS format (.gds)
- "lef" has a single file which is an abstract view of the final layout in LEF format
   (.lef)
- "verilog" has a simple behavioral model of the circuit which can be used in simulation (.v)

Starting from the "designs" directory on the cloud platform, create a new project directory for yourself. Call it "example":

```
mkdir example
cd example
```

Then make directories for the various tools:

```
mkdir xschem
mkdir spice
mkdir mag
```

This is all you need for now. Each of these directories corresponds to a tool, and each tool needs a startup file, which is ideally located in the directory where the tool is run, so that it is read by the application automatically. We'll do this for all three directories, copying the relevant files from the sample\_and\_hold directory:

```
cd xschem
cp ../../sample_and_hold/xschem/xschemrc.
cd ../spice
cp ../../sample_and_hold/spice/.spiceinit .
cd ../mag
cp ../../sample and hold/mag/.magicrc .
```

Now go back to the xschem directory:

```
cd xschem
```

Then run "xschem" from the command line, without any arguments.

```
xschem
```

This will bring up the xschem window with a screen full of example files and testbenches for the SkyWater process. This is a good place to learn how to create netlists and run simulations. Click on one of the testbenches in the list on the left side of the window, to highlight the entry. Then type "e" to edit the testbench.

Whichever testbench you chose, the testbench is already set up for simulation and you can simulate in ngspice simply by clicking the "Netlist" button at the top, followed by "Simulate". The xschem startup script tells xschem to put simulaton files in "../spice", so that's where you will find the netlist and the test data (.raw file).





# **Schematic Entry**

Now we'll learn the basics of drawing a schematic with a trivially simple example. In xschem, select

File->New Schematic

It's very easy to forget that you're working in an unnamed schematic ("untitled.sch"), so just go ahead and choose

#### File->Save As

and in the pop-up window, replace "untitled.sch" with "example.sch", and click "OK".

I'm going to make a simple inverter, to exercise all the basic xschem methods.

To place components, use the "Insert" key on your keyboard. In the pop-up window, the left side contains libraries that xschem knows about, and the right side contains symbols that you can use from a selected library. There are mainly three libraries that you'll need to access: The local directory where you're working, the PDK device library, and the built-in xschem library.

Select the PDK device library. It's hierarchical, so on the right side you need to select a sub-library. For low-level SPICE components like transistors, resistors, and capacitors, select "sky130 fd pr".



Now select a thick-oxide N-type MOSFET, which is "nfet\_g5v0d10v5.sym". A picture of the device will appear in the pop-up window. Click "OK" to accept.



This takes you back to the schematic window, where an image of the device follows the pointer around until you click the left mouse button to place it. Do that now. Click anywhere in the window to un-select the device.

Use the mouse middle button and scroll wheel to pan around the screen and zoom, respectively.

Do the same procedure to grab and place an instance of the corresponding pFET device "pfet\_g5v0d10v5.sym". Place it above the nFET.

The next important method in xschem is wiring, which you can do with the "w" key. If the virtual machine has problems with finding the pointer position corresponding to a keystroke, then select

"View->Show Toolbar" and click on the toolbar wire icon followed by the left mouse button to start a wire. Create wires connecting the gates and drains of the FETs together.

Now we need pins, which come from the built-in library "xschem\_library". This has only one subdirectory "devices", so select that, then select and place, in turn, the "ipin.sym" and "opin.sym" symbols. Place these at input and output, respectively, and place an "ipin" for power and ground. Never use global signals for power and ground on a schematic for a chip design.

Edit labels by clicking on the pins' "xxx" label, then typing "q" to get the pop-up window of properties.



When done, you'll need to make a symbol from the schematic, which can be done automatically using the menu item "Symbol->Make Symbol From Schematic".



Do not ever use the design schematic for simulation. For simulation, create a testbench schematic and instantiate the symbol for the design schematic inside it. With what you know already, you can create a new schematic, call it "example\_tb.sch", place the symbol for "example.sch" inside it, and wire it up with pins. I will leave it as an exercise to finish the wiring and run a transient simulation and plot; all that is similar to the process examples in xschem.

The components that you will need for a testbench all come from the xschem library of basic components: SPICE voltage sources ("vsource"), ideal resistors and capacitors for loading an output, and (optionally) pins. For simulation you will need additional lines in the netlist, which can come from "code" or "code-shown" symbols. Both do the same thing; the "code-shown" just displays the text contents. By convention of the xschem examples, the "code" block has the ".lib" statement which tells ngspice to load all of the process device models, and the "code-shown" block has the simulation analysis, plot, and output commands.

While the design schematic (as opposed to the testbench schematic) should not be exported to a netlist for simulation, it does need to be exported to a netlist for generating layout. For that, you want to make sure that the layout captures the pins of the schematic, so select the menu item "Simulation->LVS netlist: Top level is a .subckt" to make sure that the whole netlist has a subcircuit definition for the design schematic. Then click on the "Netlist" button. If everything is wired correctly, then the netlist will be generated in the "example/spice" directory as "example.spice".

#### Simulation

Before moving on to layout, take a look at the sample & hold circuit and simulation.

```
cd ../../sample_and_hold/xschem
xschem sample and hold tb.sch
```

This circuit has hierarchy to it; select a symbol and use the "e" key to descend into its schematic; use "Ctrl-e" to pop back up to the parent cell. The sample\_and\_hold schematic itself is made of a rail-to-rail source follower amplifier to buffer an analog input, followed by a switch and capacitor to hold a voltage value, and a second rail-to-rail source follower amplifier to keep the holding capacitor isolated. The amplifier uses multiple input stages with different transistors to cover the whole voltage range, including a zero-voltage threshold nFET device available in this process. The switch is a "balanced" design that compensates for the charge sharing between input and output as the switch closes. Note that the switch uses high voltage transistors, but the digital input "hold" is assumed to be in the digital 1.8V domain, so the design uses a level-shifter cell from the "hvl" standard cell library to boost the 1.8V signal to 3.3V.

Return to the testbench top level schematic and run the testbench simulation by clicking on "Netlist" and "Simulate". The testbench applies a voltage ramp to the input while periodically applying "hold". The "enable" signal is held low at the beginning. Note in the output plot how the output voltage remains fixed when the "hold" signal is high, and tracks the input when the "hold" signal is low.



# Layout

If you copied the .magicrc file into the mag/ directory, then you can just start magic with

```
cd ../../example/magic
magic -d XR
```

The "-d XR" option uses a 2D rendering engine for the graphics, which look much better than the default.

To create an initial layout from a schematic, use the menu option

## File->Import SPICE

In the pop-up window, select the example/spice/ directory, select the "example.spice" file, and click "Open". Use the "v" key in the layout window to view the whole layout after import.



Magic is not a "silicon compiler", so the resulting layout is not a complete layout---it's not wired up, and the devices are not even placed in any meaningful way. Devices probably have the wrong properties, as there are layout properties that don't exist in schematic form, such as whether to add a guard ring, or where to place contacts. But with the "Import SPICE" method, you do get all of the devices created with the essential parameters like transistor width and length.

If you want to change parameters, select an instance with the "i" key while the mouse pointer is over the instance, and if that instance is a parameterized device, then you can type "Ctrl-p" to bring up the list of parameters, like using the "q" key in xschem. You can do that now to the existing layouts of the transistors and, say, modify the layouts to remove one of the gate contacts so that the gate doesn't have to be contacted on both sides, and add contacts at top

and bottom for contacting the device guard rings to the power supplies. Click on "Okay" to confirm the changes and redraw the instance with the new parameters.



To move the device instances where you want, select the instance with the "i" key, then put the mouse pointer where you want the instance to go, and press the "m" key ("m" for "move"). Put the transistors in a useful arrangement. Note the "DRC" in the title bar of the window. If there is a white dot stipple pattern anywhere in the window, then Magic has detected one or more DRC errors, and the DRC in the title bar will have a non-zero value. Usually after initial automatic placement when importing from SPICE, there will be many such errors until you move the instances away from each other. Make sure your final placement has no DRC errors.

To wire things up, you need to know a bit about how the tool Magic does things, and it does things differently than most layout tools. Most layout tools have an object-based database, and all layout consists of many objects like instances and wires. Magic treats instances as objects, but all drawn layout is treated as "paint" which covers the area of the layout, and you can do paint-like methods such as "paint", "erase", "fill", and "stretch".

Magic has a "cursor box" which is the white box in the layout window, and the mouse left and right buttons can be used to place the bottom left and top right corners, respectively. Some commands like the ones we used so far operate relative to the mouse pointer position. Other commands operate relative to this box. The "paint" command is one such operator.

Magic is at heart a command-line driven application. There are key bindings and mouse bindings to most of the major commands, but you can always fall back on typing commands in the terminal. To start a wire, for instance, you can place and size the box where you want the wire to go. Then you can use the semicolon (";") key to redirect input to the console, and type the command "paint m1". Alternatively, you can place the box where you want, find the icon for metal 1 on the right, and paint into the box with a middle-mouse click. Then a third quick method is to put the box where you want, and click the middle-mouse button with the mouse pointer over any example of the layer type that you want to paint. This method works for erasing, too; place the box over the spot where you want to erase something, then click the middle mouse button while the pointer is over the empty background of the layout window.

If you want to quickly draw complex wiring, you can use the "wire tool". If you press the space bar in Magic, the application switches between "tools", where each "tool" redefines the mouse button bindings. The cursor changes with each tool so it's easier to know which tool you're working with. The default tool is the "box" tool, where the mouse buttons are bound to functions that position the box corners. If you press the space bar once, you're in the "wire" tool. With the "wire" tool, the mouse buttons let you create wires interactively, and easily move between metal layers. Hitting the space bar several more times will cycle back to the "box" tool.



In the "wire" tool, the left mouse button "picks" a layer type and size for a wire. With the "wire" tool in effect, put the mouse pointer over one of the wires that you previously painted, and click the left mouse button. This will select the type and size for the wire. Then you can extend the wire interactively, and each time you click the left mouse button, a wire segment will be painted. The right mouse button ends the wire. Holding the "shift" key down while pressing the left or right mouse buttons will create a contact and move up or down a metal layer, respectively.

Use the "move" command to place the instances and pins, use the box tool to paint the power and ground wires, and use the box and wire tools to wire the sources to power and ground, the gates to the input, and the drains to each other and the output. Use the "select" command ("s" key) by typing it multiple times with the pointer over any material on the layout—that will highlight a connected network, so you can check that the proper connections have been made.



You can use "Save and quit" from the "File" menu, or from the command line, type "writeall" and "quit". Then start magic again like this:

When magic starts up, it loads the layout. But since it's a hierarchical layout with parameterized cells, they show up initially as empty boxes. To show the contents, select the whole cell by putting the pointer over an empty area of the layout and type "s". Then type "x" to expand the view.

Now that you have a layout, it's time to verify it. You'll need an extracted netlist. This can be done from the command line. Type:

```
extract do local
extract all
ext2spice lvs
ext2spice
```

This is a 2-step process that creates an intermediate format ".ext" file, then uses that to generate the ".spice" netlist. Now that the netlist has been made, you can quit magic.

For layout-vs.-schematic validation, go to the <code>spice/directory</code>:

```
cd ../spice
```

The sample\_and\_hold circuit has a helpful script for running LVS, so copy that over

```
cp ../../sample_and_hold/spice/run_lvs.sh .
```

Then change "sample\_and\_hold" to "example" everywhere. The line that reads the extra component netlist isn't needed, and use the setup file from the PDK. Then you can run LVS with

```
./run_lvs.sh
```

If all goes well, then the output says that the layout and schematic netlists are equivalent. Details of the output are in the file "comp.out".

```
The Edit View Torminal Tabo Help

Circuit skyl30 fd_pr__pfet_g5v0d10v5 contains no devices.

Contents of circuit 1: Circuit: 'example'
Circuit example contains 2 device instances.

Class: skyl30 fd_pr__nfet_g5v0d10v5 instances: 1
Class: skyl30 fd_pr__pfet_g5v0d10v5 instances: 1
Circuit contains 4 nets.

Contents of circuit 2: Circuit: 'example'
Circuit example contains 2 device instances.

Class: skyl30 fd_pr__nfet_g5v0d10v5 instances: 1
Class: skyl30 fd_pr__nfet_g5v0d10v5 instances: 1
Class: skyl30 fd_pr__pfet_g5v0d10v5 instances: 1
Circuit contains 4 nets.

Circuit 1 contains 2 devices, Circuit 2 contains 2 devices.
Circuit 1 contains 4 nets.

Circuit 1 contains 4 nets, Circuit 2 contains 4 nets.

Netlists match uniquely.
Result: Circuits match uniquely.
Logging to file "comp.out" disabled
LVS Done.
instructor-01@chipignite-demo-00 ~/.../spice $
```

### **GDS**

Once validated, you can create GDS, and optionally, LEF views of the layout. Go back to the layout directory and start magic:

```
cd ../mag
magic -d XR example
```

Then, in the command window, type:

```
gds write example.gds
```

to get the final GDS for the design. If you are doing a mixed-signal design and want to have a tool like openlane treat the analog circuit as a macro component to place and route, then you may also want to create a LEF abstract view of the cell, which you can do with:

```
lef write -hide
```

You can look at the abstract view now by quitting and restarting magic, then typing

```
lef read example
load example
```

which will show you a simplified view of the cell that can be used by place & route tools.

## **Analog Wrapper**

Finally, if you have created an analog design for tapeout on the Open MPW, you want that design to be embedded in the Caravan chip using the analog user project wrapper.

```
cd ../../caravel_user_project_analog/mag/
magic -d XR user_analog project_wrapper
```

Unlike digital synthesis for the Caravel chip, the analog project wrapper is a large blank slate which is yours to route as you please. The one that comes with the repository has an example circuit in it; you will want to copy the "empty" version of the wrapper and use that for your project.

To place your project into the wrapper, just put the cursor box where you want the circuit to go and type

```
addpath ../../example/mag
getcell example
```

or perhaps

```
addpath ../../sample_and_hold/mag
getcell sample_and_hold
```

Then you'll be responsible for wiring up to the wrapper pins, verifying the top level circuit through simulation and LVS, and generating GDS. But that's all there is to it!