# Lab 7: HDL Application Worker using HDL Primitive Library

agc\_complex.hdl



# Objective

- Design, Build and Test: **HDL** Application worker
- Function: Automatic Gain Control (agc\_complex.hdl)
- Create OpenCPI HDL Primitive Library (Used by Worker!)
- Create OpenCPI Component Spec (OCS)
- Properties Parameters to set VHDL generics unique to Worker (OWD)
- Convert Data Port Interface: Interleaved to Parallel (OWD)
- Routes data/messages through the worker "pass-thru" (VHDL)
- Automated Unit Testing on multiple platforms (XML, Python)
  - Simulator: Xilinx XSIM
  - Hardware: Matchstiq-Z1 (Xilinx Zynq-7020)
- Not a "Work-alike"





#### What's Provided

- Component Datasheet
  - /home/training/provided/doc/AGC\_Complex.pdf
- Scripts for generating and validating test data
  - /home/training/provided/lab7/agc\_complex.test/
- Worker VHDL with "commented" instructions
  - /home/training/provided/lab7/agc complex.vhd
- HDL Primitive and Package VHDL
  - /home/training/provided/lab7/prims/





#### Step 0 – Create HDL Primitive Library Flow

- - Open **;©CPI**

- 1) IDE: File → New → Other → ANGRYVIPER → OpenCPI Asset Wizard
  - Asset Type: HDL Primitive Library
  - Add to Project: /home/training/training\_project
  - HDL Primitive Library Name: prims
- 2) Copy provided primitive source file agc.vhd into the primitive library
  - \$ cd /home/training/training\_project/hdl/primitives/prims
  - \$ cp -r /home/training/provided/lab7/prims/agc/ .
- 3) Copy the provided primitive package prims\_pkg.vhd into the primitive library
  - \$ cp /home/training/provided/lab7/prims/prims\_pkg.vhd .
- 4) Modify the HDL primitive library Makefile to list source files
  - Edit "/home/training/training\_project/hdl/primitives/prims/Makefile" to include, ensuring it is located <u>PRIOR</u> to the include statement
    - SourceFiles=prims\_pkg.vhd agc/src/agc.vhd

#### Step 0 – Build HDL Primitive Library

- - Open **₩OPI**

- Build the HDL primitive library for both XSIM and Zynq targets
  - 1) IDE: "Refresh" the OpenCPI Projects panel
  - 2) Use the IDE to "Add" the top-level "primitives" library to the Project Operations panel
  - 3) Check the HDL Targets box and highlight "xsim" and "zynq", under "xilinx"
  - 4) Click "Build Assets"
  - 5) Review the Console window messages to ensure this step is error free
- Review Build Logs within the Console

[ocpidev -d /data/training/training\_project build hdl primitive library prims --hdl-target xsim --hdl-target zynq]

make: Entering directory `/data/training/training\_project/hdl/primitives/prims'
Building the prims library for xsim (target-xsim/prims) 0:()
Tool "xsim" for target "xsim" succeeded. 0:00.44 at 13:00:53
Building the prims library for zynq (target-zynq/prims) 0:()
Tool "vivado" for target "zynq" succeeded. 0:20.46 at 13:01:14
make: Leaving directory `/data/training/training\_project/hdl/primitives/prims'

• **IDE:** "**Refresh**" the Project Explorer panel to observe new artifacts under prims/: "target-xsim/" and "target-zynq/"

#### App Worker Development Flow

- Open **⊹©CPI**

- 1)OPS: Use pre-existing or create new
- 2)OCS: Use pre-existing or create new
- 3)Create new App Worker (Modify OWD, Makefile, and source HDL/RCC code)
- 4) Build the App Worker for target device(s)
- 5)Create Unit Test ({component}-test.xml, generate, verify and view scripts)
- 6)Build Unit Test
- 7) Run Unit Test

#### Step 1 – OPS: Use pre-existing or create new





#### 1)Identify the OPS(s) declared by this component

Examine the "Component Ports" table in the Component Datasheet

#### 2) Determine if OPS(s) exists

- Current project's component library?
   /home/training/training\_project/components/specs
- 2) Other projects' components/specs/ directories within scope
  Intersection of Project-registry and ProjectDependencies= in {my\_project}/Project.mk
- 3)If NO to all questions => Create new OPS

**ANSWER: REUSE! OPS XML file is available from framework** 

#### Step 2 – OCS: Use pre-existing or create new

- - Open **;©CPI**

- 1)Review Component Spec Properties and Ports in Component Datasheet
  - Use Properties and Ports information to answer the following questions
- 2) Determine if OCS that satisfies the requirements exists
  - Current project's component library?
     /home/training/training\_project/components/specs/
  - 2) Other projects' components/specs/ directories within scope Intersection of Project-registry and ProjectDependencies= in {my\_project}/Project.mk
- 3)If NO to all questions => Create new OCS

**ANSWER: Must create a new OCS XML file** 

#### Step 2 – Create/Edit OCS

- Reference the "Component Spec Properties and Ports" table in the **Component Datasheet**
- IDE: File → New → Other → ANGRYVIPER → OpenCPI Asset Wizard
  - Asset Type: Component
  - Component: agc\_complex
  - Add To: Library
  - Add To Library: components (default)
- Edit the OCS via the IDE: OCS Editor ("Design" tab)
  - "Add a Port" named "in", Protocol="iqstream\_protocol"
  - "Add a Port" named "out", "Producer" checked, Protocol="iqstream\_protocol"

#### Step 3 - Create App Worker



Asset Type: Worker

Worker Name: agc\_complex

Add To Library: components (default)

Component: ocpi.training.agc\_complex-spec

- Model: HDL

Programming Language: VHDL

• **IDE: Refresh** the Project Explorer, then **Refresh** the OpenCPI Projects

Use the Project Explorer to examine the auto-generated directories and files

components/{worker}.hdl/ - Worker directory with Author Model suffix (.hdl)

components/{worker}.hdl/Makefile - Includes a standard makefile fragment from the OCPI CDK

components/{worker}.hdl/{worker}.xml - OWD XML file

components/{worker}.hdl/{worker}.vhd - VHDL (architecture) skeleton file

components/{worker}.hdl/gen/ - OCPI worker build artifacts ({worker}-impl.vhd contains the Entity!)





#### Step 3 – Build Skeleton Code

- Generated skeleton code can be built!?
  - 1) "Refresh" the OpenCPI Projects panel
  - 2) Use the IDE to "Add" the App Worker to the Project Operations panel
  - 3) Check the HDL Targets box and highlight "xsim" and "zynq"
  - 4) Click "Build Assets"
  - 5) Review the Console window messages to ensure this step is error free
- New Build Artifacts in target-xsim/ and target-zynq/
- Although not very exciting, this step proves the skeleton source code is build-able and the build engine is functional





# Step 3 – Add Properties to Worker

- Reference the "Worker Properties" table in the Component Datasheet
- Using IDE: OWD HDL Editor ("Design" tab), add properties:
  - DATA\_WIDTH\_p
  - AVG\_WINDOW\_p
  - hold
  - ref
  - mu
  - messageSize
- Ensure all attributes and default values are set for each property/parameter





#### Step 3 – Convert Data Port to Parallel

- Convert data port interface from Interleaved to Parallel
  - Note: iqstream\_protocol is default interleaved 16bit I/Q sample data
- Determine port configuration settings by examining the "Worker Interfaces" table in the Component Datasheet
- Edit OWD via the IDE: OWD HDL Editor ("Design" tab)
  - 1) "Add a StreamInterface" port named "in" and set "DataWidth" to 32
  - 2) "Add a StreamInterface" port named "out" and set "DataWidth" to 32
- Expanding the data interface to 32 bit allows 16bit I and 16bit Q data to be transmitted simultaneously, I.e parallel





# Step 3 – Modify App Worker Source Code

- The skeleton .vhd file is an empty architecture
  - The entity is generated VHDL based on OCS and OWD, and located in the gen/{worker}-impl.vhd
- Replace skeleton .vhd file with provided .vhd
  - Contains instructions to modify the VHDL source code
  - 1) \$ cd /home/training/training\_project/components/agc\_complex.hdl/
  - 2) \$ cp /home/training/provided/lab7/agc\_complex.vhd .
- Open the VHDL in a text editor. Starting at the top, modify the source code per the commented instructions. A summary of required modifications is provided:
  - Initialize the constants with parameter values
  - Make general signal and data port assignments
  - Wire signals to the AGC primitive instantiations

#### Step 4 – Include HDL Primitive Library in search path

- - Open **;©CPI**
- Two methods to include local HDL Primitive Libraries in the search path
  - Library.mk <= Common to all workers in a Library (Implement this method!)</li>
  - Worker's Makefile <= Localized to specific Worker</li>
- 1)Create the Library.mk file in:

/home/training/training\_project/components/Library.mk

2) Edit the Library.mk file to include:

**HdlLibraries+=prims** 

# Step 4 - Build the App Worker

- Build HDL App Worker for XSIM and Zynq Targets
  - 1) Use the IDE to "Add" the App Worker to the Project Operations panel
  - 2) Check the HDL Targets box and highlight "xsim" and "zynq"
  - 3) Click "Build Assets"
  - 4) Review the Console window messages and address any errors





#### Step 4 – Review Build Logs and Artifacts

End of build log should resemble the following, if free of errors:

make: Entering directory 'data/training/training project/components/agc complex.hdl'

Generating the VHDL constants file for config 0: target-xsim/generics.vhd Generating the opposite language definition file: gen/agc\_complex-defs.vh

Generating the Verilog constants file for config 0: target-xsim/generics.vh

Building the agc complex worker for xsim (target-xsim/agc complex) 0:(ocpi debug=false ocpi endian=little)

Tool "xsim" for target "xsim" succeeded. 0:01.85 at 16:04:33

Creating link to export worker binary: ../lib/hdl/xsim/agc complex -> target-xsim/agc complex

Creating link from ../lib/hdl/xsim/agc\_complex.vhd -> target-xsim/agc\_complex-defs.vhd to expose the definition of worker agc\_complex.

Creating link from ../lib/hdl/xsim/agc complex.v -> target-xsim/agc complex-defs.vh to expose the other-language stub for worker agc complex.

Generating the VHDL constants file for config 0: target-zyng/generics.vhd

Generating the Verilog constants file for config 0: target-zyng/generics.vh

Building worker core "agc complex" for target "zyng" 0:(ocpi debug=false ocpi endian=little) target-zyng/agc complex.edf

Tool "vivado" for target "zyng" succeeded. 0:32.58 at 16:05:06

Creating link to export worker binary: ../lib/hdl/zynq/agc\_complex.edf -> target-zynq/agc\_complex.edf

Creating link from ../lib/hdl/zyng/agc complex.vhd -> target-zyng/agc complex.vhd to expose the definition of worker agc complex.

Creating link from ../lib/hdl/zyng/agc complex.v -> target-zyng/agc complex.defs.vh to expose the other-language stub for worker agc complex.

make: Leaving directory '/data/training/training project/components/agc complex.hdl'

== > Command completed. Rval = 0\

#### Observe new artifacts {worker}.hdl/: "target-xsim/" and "targetzynq/"

- These directories contain output files from their respective FPGA vendor tools (in this case, simply Xilinx Vivado) in addition to a framework auto-generated file, generics.vhd
- 'generics.vhd' contains parameter configuration settings of the HDL worker for the particular "target-"





#### Step 5(a) - 7(a) Unit Test - Simulation

- Employ the framework's Unit Test Suite to generate:
  - OAS (OpenCPI Application Specification) XML file(s)
    - Used by the framework for running the executable on a simulation platform
    - In this case, the target simulation platform is Xilinx XSIM Simulation Server
  - OHAD (OpenCPI HDL Assembly Description) XML file(s)
    - Used by the framework to build an executable for the target simulation platform
    - In this case, the target simulation platform is Xilinx XSIM (xsim)
  - Input test data file(s) based on user provided scripts
  - Various scripts to manage the execution of the applications onto the target platform(s)





# Step 5(a) - Create Unit Test



#### CRITICAL NOTE:

- IDE does not currently support creation of unit test directory
- Create a unit test for the "agc\_complex" component, which results in generation of the "agc\_complex.test/" directory. From the top of the project, execute:
  - \$ ocpidev create test agc\_complex
  - Review contents of the <OCS>.test/
    - Stub files: Makefile, agc\_complex-test.xml, generate.py, verify.py, view.sh
- IDE: Refresh the Project Explorer, then Refresh the OpenCPI Projects
- The generate.py, verify.py, and view.sh scripts are provided
  - \$ cd /home/training/training\_project/components/agc\_complex.test/
  - \$ cp -a /home/training/provided/lab7/agc\_complex.test/generate.py .
  - \$ cp -a /home/training/provided/lab7/agc\_complex.test/verify.py .
  - \$ cp -a /home/training/provided/lab7/agc\_complex.test/view.sh .

# Step 5(a) – Edit Unit Test Description XML

- A) WOCPI
- Edit "agc\_complex.test/agc\_complex-test.xml" (Solution on next page)
  - Add top-level *element*
  - Add top-level attribute to direct the simulator to use HDL file operations directly
  - Add child element named "input"
    - Add an *attribute* "port" with name "in" (reference the component's OCS file)
    - Add an attribute "script" which uses the generate.py file with 32768 sample size
    - Add an *attribute* "messagesize" with a size of 8192
  - Add a child element named "output"
    - Add an attribute "port" with name "out" (reference the component's OCS file)
    - Add an attribute "scripts" which uses the verify.py file with 32768 sample size
    - Add an attribute "view" which uses the view.sh script
  - Add a child element named "property"
    - Add an attribute "name" of "ref" with an attribute "value" of "0x1B26"
  - Add a child element named "property"
    - Add an attribute "name" of "mu" with an attribute "value" of "0x144E"

## Step 5(a) – Unit Test Description XML

• agc complex-test.xml result

```
<tests useHDLFileIo='true'>
  <input port='in' script='generate.py 32768' messagesize='8192'/>
  <output port='out' script='verify.py 32768' view='view.sh'/>
  <property name='ref' value='0x1B26'/>
  <property name='mu' value='0x144E'/>
  </tests></test>
```





# Step 6(a) - Build Unit Test (Xilinx XSIM)

- Build Unit Test Suite for target simulation platform
  - 1) IDE: Refresh the Project Explorer, then Refresh the OpenCPI Projects
  - 2) Use the IDE to "Add" the Unit Test to the Project Operations panel
  - 3) Highlight "xsim" the <u>HDL Platforms</u> panel (HDL Targets box unchecked)
  - 4) Click "Build Tests"
  - 5) Review the Console window messages and address any errors
- Observe new artifacts in peak\_detector.test/gen/
  - cases.txt "Human-readable" file listing various test configurations
  - cases.xml Used by framework to execute tests
  - cases.xml.deps List of dependent files
  - applications/ OAS files and scripts used by framework to execute applications
  - assemblies/ Used by framework to build bitstreams





#### Step 6(a) – Review Build Artifacts (Xilinx XSIM)

- Open **;©CPI**

- Observe new artifacts in agc\_complex.test/gen/assemblies/agc\_complex\_0\_frw/
  - agc\_complex\_0\_frw.xml generated assembly xml (OHAD)
  - gen/ artifacts generated/used by framework
  - lib/ artifacts generated/used by framework
  - target-xsim/ artifacts generated/used by framework and FPGA tools
  - container-agc\_complex\_0\_frw\_xsim\_base/
    - gen/ artifacts generated/used by framework
    - target\_xsim/
      - artifacts generated/used by framework and output files from FPGA tools
      - Execution file for execution onto a Simulation platform

## Step 7(a) - Run Unit Test (Xilinx XSIM)

- Run Unit Test Suite for target simulation platform
  - 1) Use the IDE to "Add" the Unit Test to the Project Operations panel
  - 2) Highlight "xsim" the <u>HDL Platforms</u> panel (HDL Targets box unchecked)
  - 3) Click "Run Tests"
  - 4) Review the Console window messages and address any errors
- Simulation takes approximately 30 seconds to complete. Completion of each test case is reported in Console with a "PASSED" along with final values for the min/max peaks.
- Other operations not currently supported by IDE. In a terminal window, execute within the {component}.test/
  - \$ make run {run on all available platforms, no plotting, discard resulting simulation}
  - \$ make run OnlyPlatforms=xsim KeepSimulations=1 View=1 (PLOTS ON NEXT PAGE)
  - \$ make verify {verify previous results}
  - \$ make view {plot previous results}





# Step 7(a) – Unit Test I/O Plots (Xilinx XSIM)







Frequency (Hz)



#### Step 7(a) – View Simulation Waveforms (Xilinx XSIM)

- Must have ran "make run OnlyPlatforms=xsim KeepSimulations=1"
- In a terminal window, browse to agc\_complex.test/ and execute
  - \$ ocpiview run/xsim/case00.00.agc\_complex.hdl.simulation/ &







#### Step 5(b) – 7(b) - Unit Test Matchstiq-Z1

Open

- Employ the framework's Unit Test Suite to generate:
  - OAS (OpenCPI Application Specification) XML file(s)
    - Used by the framework for running the bitstream on hardware platform
    - In this case, the target hardware platform is Matchstiq-Z1
  - OHAD (OpenCPI HDL Assembly Description) XML file(s)
    - Used by the framework to build an bitstream for the target hardware platform
    - In this case, the target hardware platform is Matchstiq-Z1 (matchstiq\_z1)
  - Input test data file(s) based on user provided scripts
  - Various scripts to manage the execution of the applications onto the target platform(s)



# Step 5(b) - Create Unit Test

- REUSE from Simulation portion of this lab!
- Located in "agc\_complex.test/" directory
- No changes required Test XML

#### • CRITICAL NOTE:

- IDE does not currently support creation of unit test directory
- Use "ocpidev create test <OCS>" to create the {OCS}.test directory



#### Step 6(b) - Build Unit Test (Matchstiq-Z1)

- Open **;©CPI**

- Build Unit Test Suite for target hardware platform
  - 1) Use the IDE to "Add" the Unit Test to the Project Operations panel
  - 2) Highlight "matchstiq\_z1" the <u>HDL Platforms</u> panel (HDL Targets box unchecked)
  - 3) Click "Build Tests"
  - 4) Review the Console window messages and address any errors
- NOTE: The build process takes 5-10 mins to complete.





#### Below is an example of a successful build

(only the end portion is shown)

Creating link to export worker binary: ../../agc\_complex\_0/lib/hdl/zynq/agc\_complex\_0\_matchstiq\_z1\_base.edf -> target-zynq/agc\_complex\_0\_matchstiq\_z1\_base.edf

Creating link from ../../agc\_complex\_0/lib/hdl -> gen/agc\_complex\_0\_matchstiq\_z1\_base.xml to expose the container-agc\_complex\_0\_matchstiq\_z1\_base implementation xml.

Creating link from ../../agc\_complex\_0/lib/hdl/zynq/agc\_complex\_0\_matchstiq\_z1\_base.vhd -> target-zynq/agc\_complex\_0\_matchstiq\_z1\_base-defs.vhd to expose the definition of worker agc\_complex\_0\_matchstiq\_z1\_base.

Creating link from ../../agc\_complex\_0/lib/hdl/zynq/agc\_complex\_0\_matchstiq\_z1\_base.v-> target-zynq/agc\_complex\_0\_matchstiq\_z1\_base-defs.vh to expose the other-language stub for worker agc\_complex\_0\_matchstiq\_z1\_base.

For agc\_complex\_0 on matchstiq\_z1 using config base: creating optimized DCP file using "opt\_design". Details in opt.out

Time: 0:39.63 at 16:33:40

Tool "vivado" for target "zynq" succeeded on stage "opt".

For agc\_complex\_0 on matchstiq\_z1 using config base: creating placed DCP file using "place\_design". Details in place.out Time: 0:54.94 at 16:34:35

Tool "vivado" for target "zynq" succeeded on stage "place".

For agc\_complex\_0 on matchstiq\_z1 using config base: creating routed DCP file using "route\_design". Details in route.out Time: 1:00.33 at 16:35:35

Tool "vivado" for target "zyng" succeeded on stage "route".

Generating timing report (RPX) for agc\_complex\_0 on matchstiq\_z1 using base using "report\_timing". Details in timing.out Time: 0:28.76 at 16:36:04

Tool "vivado" for target "zynq" succeeded on stage "timing".

For agc\_complex\_0 on matchstiq\_z1 using config base: Generating Xilinx Vivado bitstream file target-zynq/agc\_complex\_0\_matchstiq\_z1\_base.bit. Details in bit.out Time: 0:42.77 at 16:36:47

Tool "vivado" for target "zynq" succeeded on stage "bit".

Making compressed bit file: target-zynq/agc\_complex\_0\_matchstiq\_z1\_base.bit.gz from target-zynq/agc\_complex\_0\_matchstiq\_z1\_base.bit and target-zynq/agc\_complex\_0\_matchstiq\_z1\_base.art.xml

make[3]: Leaving directory \( \)/data/test \( \text{training/components/agc complex.test/gen/assemblies/agc complex 0/container-agc complex 0 matchstig z1 base'

make[2]: Leaving directory `data/test\_training/components/agg\_complex.test/gen/assemblies/agg\_complex\_0'

======Building assembly agc\_complex\_0\_frw

No HDL targets to build for. Perhaps you want to set OCPI HDL PLATFORM for a default?

make[2]: Entering directory `/data/test\_training/components/agc\_complex.test/gen/assemblies/agc\_complex\_0\_frw' make[2]: Nothing to be done for `all'.

 $make \cite{C1}: Leaving directory `ldata/test\_training/components/agc\_complex.test/gen/assemblies/agc\_complex\_0\_frw' and the complex \cite{C1}: Leaving directory `ldata/test\_training/components/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/agc\_complex.test/gen/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/assemblies/ass$ 

make[1]: Leaving directory '/data/test training/components/agc complex.test/gen/assemblies'

make: Leaving directory `/data/test\_training/components/agc\_complex.test'

== > Command completed. Rval = 0

## Step 6(b) - Review Build Artifacts (Matchstiq-Z1)

- Open **;©CPI**

- Observe new artifacts in agc\_complex.test/gen/assemblies/agc\_complex\_0/
  - agc\_complex\_0.xml generated assembly xml (OHAD)
  - gen/ artifacts generated/used by framework
  - lib/ artifacts generated/used by framework
  - target-zynq/ artifacts generated/used by framework and FPGA tools
  - container-agc\_complex\_0\_matchstiq\_z1\_base/
    - gen/ artifacts generated/used by framework
    - target\_zynq/
      - artifacts generated/used by framework and output files from FPGA tools
      - *Bitstream* file for execution onto a hardware platform

# Step 7(b) - Run Unit Test (Matchstiq-Z1)

- Open **;©CPI**

- Setup deployment platform
  - 1. Connect to serial port via USB on rear of Matchstiq-Z1 using host
    - 'screen /dev/ttyUSB0 115200'
  - 2. Boot and login into Petalinux
    - User/Password = root:root
  - 3. Verify host and Matchstiq-Z1 have valid IP addresses
    - For training, they should both be on the same subnet
  - 4. Run setup script on Matchstiq-Z1
    - 'source /mnt/card/opencpi/mynetsetup.sh <host ip address>'

More detail on this process can be found in the Matchstiq-Z1 Getting Started Guide document

#### Step 7(b) - Run Unit Test (Matchstiq-Z1)

 Prior to launching the IDE, OCPI\_REMOTE\_TEST\_SYSTEMS must be set

\$ export OCPI\_REMOTE\_TEST\_SYSTEMS=<IP of Matchsitq-Z1>=root=root=/mnt/training\_project





#### Step 7(b) - Run Unit Test (Matchstiq-Z1)

- - Open **;©CPI**

- Run Unit Test Suite for target hardware platform
  - 1) Use the IDE to "Add" the Unit Test to the Project Operations panel
  - 2) Highlight "matchstiq\_z1" the HDL Platforms panel (HDL Targets box unchecked)
  - 3) Click "Run Tests"
  - 4) Review the Console window messages and address any errors
- Other operations not currently supported by IDE.
   In a terminal window, executed within the {component}.test/
  - \$ make run {run on all available platforms, no plotting, discard resulting simulation}
  - \$ make run OnlyPlatforms=matchstiq\_z1 View=1
  - \$ make verify {verify previous results}
  - \$ make view {plot previous results}