# Lab 8: HDL Application Worker using 3<sup>rd</sup> Party Cores (Vivado IP)

complex\_mixer.hdl





#### Objective

- Design, Build and Test: **HDL** Application Worker
- Function: Complex Mixer (complex\_mixer.hdl)
- OCS and OWD Properties (XML)
- Convert Data Port Interface: Interleaved to Parallel (OWD)
- Routes data/messages through the worker "pass-thru" (VHDL)
- Wraps Vivado IP (3rd party) cores (netlist, VHDL)
- Automated Unit Testing on multiple platforms (XML, Python)
  - Simulator: Xilinx XSIM
  - Hardware: Matchstiq-Z1 (Xilinx Zynq-7020)
- 'Work-alike' to integrating a 3rd party LiquidDSP into an RCC Worker (Lab 4)





#### What's Provided

- REUSE "complex\_mixer.test/"directory
  - Same as implemented in RCC Worker, 3rd Party LiquidDSP (Lab4)
  - Recall: One {component}.test/ per OCS
- Component Datasheet
  - /home/training/training\_project/components/complex\_mixer.test/doc/Complex\_Mixer.pdf
- Worker VHDL with "commented" instructions
  - /home/training/provided/lab8/complex mixer.vhd
- 3rd party core files: (Vivado IP output files)
  - complex\_multiplier[\_stub.vhd|.edf] and dds\_complier[\_stub.vhd|.edf]
  - complex\_multiplier\_sim\_net.vhd and dds\_compiler\_sim\_net.vhd
  - /home/training/provided/lab8/vivado\_ip/\*

#### App Worker Development Flow

- 1)OPS: Use pre-existing or create new
- 2)OCS: Use pre-existing or create new
- 3)Create new App Worker (Modify OWD, Makefile, and source HDL/RCC code)
- 4) Build the App Worker for target device(s)
- 5)Create Unit Test ({component}-test.xml, generate, verify and view scripts)
- 6)Build Unit Test
- 7) Run Unit Test

#### Step 1 – OPS: Use pre-existing or create new





#### 1)Identify the OPS(s) declared by this component

Examine the "Component Ports" table in the Component Datasheet

#### 2) Determine if OPS(s) exists

- Current project's component library?
   /home/training/training\_project/components/specs
- 2) Other projects' components/specs/ directories within scope
  Intersection of Project-registry and ProjectDependencies= in {my\_project}/Project.mk
- 3)If NO to all questions => Create new OPS

**ANSWER: REUSE! OPS XML file is available from framework** 





- Open **₩OCPI**
- 1)Review Component Spec Properties and Ports in Component Datasheet
  - Use Properties and Ports information to answer the following questions
- 2) Determine if OCS that satisfies the requirements exists
  - Current project's component library?
     /home/training/training\_project/components/specs/
  - 2) Other projects' components/specs/ directories within scope
    Intersection of Project-registry and ProjectDependencies= in {my\_project}/Project.mk
- 3)If NO to all questions => Create new OCS

**ANSWER: REUSE! OCS XML file is available from training\_project** 

#### Step 3 - Create App Worker

- IDE: File → New → Other → ANGRYVIPER → OpenCPI Asset Wizard
  - Asset Type: Worker
  - Worker Name: complex\_mixer
  - Add To Library: components (default)
  - Component: ocpi.training.complex\_mixer-spec
  - Model: HDL
  - Programming Language: VHDL
- **IDE: Refresh** the Project Explorer, then **Refresh** the OpenCPI Projects
- Use the Project Explorer to examine the auto-generated directories and files
  - components/{worker}.hdl/ Worker directory with Author Model suffix (.hdl)
  - components/{worker}.hdl/Makefile Includes a standard makefile fragment from the OCPI CDK
  - components/{worker}.hdl/{worker}.xml OWD XML file
  - components/{worker}.hdl/{worker}.vhd VHDL (architecture) skeleton file
  - components/{worker}.hdl/gen/ OCPI worker build artifacts ({worker}-impl.vhd contains the Entity!)





#### Step 3 – Build Skeleton Code

- Generated skeleton code can be built!?
  - 1) IDE: "Refresh" the OpenCPI Projects panel
  - 2) Use the IDE to "Add" the App Worker to the Project Operations panel
  - 3) Check the HDL Targets box and highlight "xsim" and "zynq", under "xilinx"
  - 4) Click "Build Assets"
  - 5) Review the Console window messages to ensure this step is error free
- New Build Artifacts in target-xsim/ and target-zynq/
- Although not very exciting, this step proves the skeleton source code is build-able and the build engine is functional





## Step 3 – Add Properties to Worker

- Reference the "Worker Properties" table in the Component Datasheet
- Using IDE: OWD HDL Editor ("Design" tab), add properties:
  - data\_select
    - Selects data to output when in bypass mode (input or NCO)
- Ensure all attributes and default values are set for each property/parameter





#### Step 3 – Convert Data Port to Parallel

- Convert data port interface from Interleaved to Parallel
  - Note: iqstream\_protocol is default interleaved 16bit I/Q sample data
- Determine port configuration settings by examining the "Worker Interfaces" table in the Component Datasheet
- Edit OWD via the IDE: OWD HDL Editor ("Design" tab)
  - 1) "Add a StreamInterface" port named "in" and set "DataWidth" to 32
  - 2) "Add a StreamInterface" port named "out" and set "DataWidth" to 32
- Expanding the data interface to 32 bit allows 16bit I and 16bit Q data to be transmitted simultaneously, I.e parallel





## Step 3 – Copy 3rd Party Cores into Worker/

- Copy provided 3rd party cores directory into {worker}.hdl directory
  - 1) \$ cd /home/training/training\_project/components/complex\_mixer.hdl/
  - 2) \$ cp -r /home/training/provided/lab8/vivado\_ip/ .
- Modify worker Makefile to reference the cores' VHDL files
  - Add the follow <u>PRIOR</u> to the include statement:

SourceFiles=./vivado\_ip/complex\_multiplier\_sim\_net.vhd ./vivado\_ip/dds\_compiler\_sim\_net.vhd

**NOTE: ONLY VALID FOR TARGETING SIMULATORS** 

#### Step 3 - Create App Worker (cont)

- The skeleton .vhd file is an empty architecture
  - The entity is generated VHDL based on OCS and OWD, and located in the gen/{worker}-impl.vhd
- Replace skeleton .vhd file with provided .vhd
  - Contains instructions to modify the VHDL source code
  - 1) \$ cd /home/training/training\_project/components/complex\_mixer.hdl/
  - 2) \$ cp -f /home/training/provided/lab8/complex\_mixer.vhd .
- Open the VHDL in a text editor. Starting at the top, modify the source code per the commented instructions. A summary of required modifications is provided:
  - Make general signal and data port assignments
  - Wire signals to the 3<sup>rd</sup> Party IP Cores instantiations





#### Step 4 - Build App Worker

- Build HDL App Worker for only XSIM Targets
  - 1) Use the IDE to "Add" the App Worker to the Project Operations panel
  - 2) Check the HDL Targets box and highlight "xsim"
  - 3) Click "Build Assets"
  - 4) Review the Console window messages and address any errors





#### Step 4 – Review Build Logs and Artifacts







[ocpidev -d /data/test training build worker complex mixer.hdl -l components --hdl-target xsim]

make: Entering directory `/data/test\_training/components/complex\_mixer.hdl'
Generating the definition file: gen/complex\_mixer-defs.vhd
Generating the implementation header file: gen/complex\_mixer-impl.vhd from complex\_mixer.xml
Generating the implementation skeleton file: gen/complex\_mixer-skel.vhd
Generating the VHDL constants file for config 0: target-xsim/generics.vhd
Generating the opposite language definition file: gen/complex\_mixer-defs.vh
Generating the Verilog constants file for config 0: target-xsim/generics.vh
Building the complex\_mixer worker for xsim (target-xsim/complex\_mixer) 0:(ocpi\_debug=false ocpi\_endian=little)
Tool "xsim" for target "xsim" succeeded. 0:13.66 at 12:32:40
Creating link to export worker binary: ../lib/hdl/xsim/complex\_mixer -> target-xsim/complex\_mixer
make: Leaving directory `/data/test\_training/components/complex\_mixer.hdl'
==> Command completed. Rval = 0

- Observe new artifacts {worker}.hdl/: "target-xsim/"
  - This directory contains output files from their respective FPGA vendor tools (in this case, simply Xilinx Vivado) in addition to a framework auto-generated file, generics.vhd
  - 'generics.vhd' contains parameter configuration settings of the HDL worker for the particular "target-"

#### Step 5(a) - 7(a) Unit Test - Simulation

- - Open **;©CPI**

- Employ the framework's Unit Test Suite to generate:
  - OAS (OpenCPI Application Specification) XML file(s)
    - Used by the framework for running the executable on a simulation platform
    - In this case, the target simulation platform is Xilinx XSIM Simulation Server
  - OHAD (OpenCPI HDL Assembly Description) XML file(s)
    - Used by the framework to build an executable for the target simulation platform
    - In this case, the target simulation platform is Xilinx XSIM (xsim)
  - Input test data file(s) based on user provided scripts
  - Various scripts to manage the execution of the applications onto the target platform(s)

#### Step 5(a) - Create Unit Test

- **REUSE** from "Work-alike" 3rd party LiquidDSP (Lab4)
- Located in "complex\_mixer.test/" directory
- Changes will made to add OWD property (next page)

```
<tests useHDLFileIO='true'>
<input port='in' script='generate.py 100 12.5 32767 16384' messagesize='8192'/>
<output port='out' script='verify.py 100 16384' view='view.sh'/>

property name='phs_inc' values='-8192'/>

coutput port='out' script='verify.py 100 16384' view='view.sh'/>

coutput port='enable' values='-8192'/>

coutput port='enable' values='0,1'/>

coutput port='enable' values='enable' values='ena
```

#### CRITICAL NOTE:

- IDE does not currently support creation of unit test directory
- Used "ocpidev create test <OCS>" to create the {OCS}.test directory





#### Step 5(a) – Edit test XML



include HDL Worker specific property (OWD), as shown below, in bold:

```
<tests useHDLFileIO="true">
<input port="in" script="generate.py 100 12.5 32767 16384" messagesize="8192"/>
<output port="out" script="verify.py 100 16384" view="view.sh"/>
cproperty name="phs_inc" values="-8192"/>
property name="enable" values="0,1"/>
operty name="data_select" values="0,1"/>
<tests>
```

• When "bypass" is enabled, "data select" routes either the input data or NCO output to the output data port





#### Step 6(a) - Build Unit Test (Xilinx XSIM)

- Open **⇔CPI**

- Build Unit Test Suite for target simulation platform
  - 1) Use the IDE to "Add" the Unit Test to the Project Operations panel
  - 2) Highlight "xsim" the HDL Platforms panel (HDL Targets box unchecked)
  - 3) Click "Build Tests"
  - 4) Review the Console window messages and address any errors
- Observe new artifacts in complex\_mixer.test/gen/
  - cases.txt "Human-readable" file listing various test configurations
  - cases.xml Used by framework to execute tests
  - cases.xml.deps List of dependent files
  - applications/ OAS files and scripts used by framework to execute applications
  - assemblies/ Used by framework to build bitstreams

#### Step 6(a) – Review Build Artifacts (Xilinx XSIM)

- Observe new artifacts in complex\_mixer.test/gen/assemblies/complex\_mixer\_0\_frw/
  - complex\_mixer\_0\_frw.xml generated assembly xml (OHAD)
  - gen/ artifacts generated/used by framework
  - lib/ artifacts generated/used by framework
  - target-xsim/ artifacts generated/used by framework and FPGA tools
  - container-complex\_mixer\_0\_frw\_xsim\_base/
    - gen/ artifacts generated/used by framework
    - target\_xsim/
      - artifacts generated/used by framework and output files from FPGA tools
      - Execution file for execution onto a Simulation platform

#### Step 7(a) - Run Unit Test (Xilinx XSIM)

- Open **;©CPI**

- Run Unit Test Suite for target simulation platform
  - 1) Use the IDE to "Add" the Unit Test to the Project Operations panel
  - 2) Highlight "xsim" the HDL Platforms panel (HDL Targets box unchecked)
  - 3) Click "Run Tests"
  - 4) Review the Console window messages and address any errors
- Simulation takes approximately 1 minute to complete. Completion of each test case is reported in Console with a "PASSED" along with final values for the min/max peaks.
- Other operations not currently supported by IDE.
   In a terminal window, execute within the {component}.test/
  - \$ make run Cases=case00.01 {run specific case/subcase}
  - \$ make run Cases=case00.0\* {run all subcases of case00}
  - \$ make verify Cases='case00.01 case00.03' {verify previous results of specific cases}
  - **\* make view Cases=case00.01** {verify previous results}

## Step 7(a) – Unit Test I/O Plots (Xilinx XSIM)









phs inc = -8192

Fnco=100MHz\*phs\_inc/655 36

Fnco=-12.5 MHz



#### Step 7(a) – View Simulation Waveforms(Xilinx XSIM)

- Must have ran "make run OnlyPlatforms=xsim KeepSimulations=1"
- In a terminal window, browse to complex\_mixer.test/ and execute
  - \$ ocpiview run/xsim/case00.00.complex\_mixer.hdl.simulation &



#### Step 5(b) – 7(b) - Unit Test Matchstiq-Z1

- Open **⇔CPI**

- Employ the framework's Unit Test Suite to generate:
  - OAS (OpenCPI Application Specification) XML file(s)
    - Used by the framework for running the bitstream on hardware platform
    - In this case, the target hardware platform is Matchstiq-Z1
  - OHAD (OpenCPI HDL Assembly Description) XML file(s)
    - Used by the framework to build an bitstream for the target hardware platform
    - In this case, the target hardware platform is Matchstiq-Z1 (matchstiq\_z1)
  - Input test data file(s) based on user provided scripts
  - Various scripts to manage the execution of the applications onto the target platform(s)

#### Backtrack to Step 3 - Create new App Worker

- Open **⇔CPI**
- Modify worker Makefile to reference the cores' VHDL files
  - **PRIOR** to the include statement, **CHANGE** the **SourceFiles** and **Cores** variables to the following:

SourceFiles=./vivado\_ip/complex\_multiplier\_stub.vhd ./vivado\_ip/dds\_compiler\_stub.vhd Cores=./vivado\_ip/complex\_multiplier.edf ./vivado\_ip/dds\_compiler.edf

**NOTE: ONLY VALID FOR TARGETING HARDWARE** 

#### Backtrack to Step 4 - Build App Worker

- Build HDL App Worker for Zynq Targets
  - 1) Use the IDE to "Add" the App Worker to the Project Operations panel
  - 2) Check the HDL Targets box and highlight "zynq"
  - 3) Click "Build Assets"
  - 4) Review the Console window messages and address any errors





## Backtrack to Step 4 – Review Logs/Artifacts





• End of build log should resemble the following, if free of errors:

[ocpidev -d /data/test\_training build worker complex\_mixer.hdl -l components --hdl-target zynq]

make: Entering directory `/data/test\_training/components/complex\_mixer.hdl'
grep: vivado\_ip/complex\_multiplier.edf/zynq/complex\_multiplier.edf.sources: Not a directory
grep: vivado\_ip/dds\_compiler.edf/zynq/dds\_compiler.edf.sources: Not a directory
Building worker core "complex\_mixer" for target "zynq" 0:(ocpi\_debug=false ocpi\_endian=little) target-zynq/complex\_mixer.edf
Tool "vivado" for target "zynq" succeeded. 0:33.78 at 13:04:57
Creating link to export worker binary: ../lib/hdl/zynq/complex\_mixer.edf -> target-zynq/complex\_mixer.edf
make: Leaving directory `/data/test\_training/components/complex\_mixer.hdl'
== > Command completed. Rval = 0

- Observe new artifacts {worker}.hdl/: "target-zynq/"
  - This directory contains output files from their respective FPGA vendor tools (in this case, simply Xilinx Vivado) in addition to a framework auto-generated file, generics.vhd
  - 'generics.vhd' contains parameter configuration settings of the HDL worker for the particular "target-"

#### Step 5(b) - Create Unit Test

- REUSE form 'Work-alike' 3rd Party Libraries (Lab 4)!
- REUSE from Simulation portion of this lab!
- Located in "complex\_mixer.test/" directory
- No change required to Test XML

```
<tests useHDLFileIO="true">
  <input port="in" script="generate.py 100 12.5 32767 16384" messagesize="8192"/>
  <output port="out" script="verify.py 100 16384" view="view.sh"/>
  <property name="phs_inc" values="-8192"/>
  <property name="enable" values="0,1"/>
  <property name="data_select" values="0,1"/>
  <tests>
```





#### Step 6(b) - Build Unit Test (Matchstiq-Z1)

- Open **;⊚CPI**

- Build Unit Test Suite for target hardware platform
  - 1) Use the IDE to "Add" the Unit Test to the Project Operations panel
  - 2) Highlight "matchstiq\_z1" the <u>HDL Platforms</u> panel (HDL Targets box unchecked)
  - 3) Click "Build Tests"
  - 4) Review the Console window messages and address any errors
- NOTE: The build process takes 5-10 mins to complete.

#### Step 6(b) – Review Build Logs (Matchstiq-Z1)





#### Below is an example of a successful build

(only the end portion is shown)

Creating link to export worker binary: ../../complex\_mixer\_0/lib/hdl/zynq/complex\_mixer\_0\_matchstiq\_z1\_base.edf -> target-zynq/complex\_mixer\_0\_matchstiq\_z1\_base.edf

Creating link from ../../complex\_mixer\_0/lib/hdl -> gen/complex\_mixer\_0\_matchstiq\_z1\_base.xml to expose the container-complex\_mixer\_0\_matchstiq\_z1\_base implementation xml.

Creating link from ../../complex\_mixer\_0/lib/hdl/zynq/complex\_mixer\_0\_matchstiq\_z1\_base.vhd -> target-zynq/complex\_mixer\_0\_matchstiq\_z1\_base-defs.vhd to expose the definition of worker complex\_mixer\_0\_matchstiq\_z1\_base. Creating link from ../../complex\_mixer\_0/lib/hdl/zynq/complex\_mixer\_0\_matchstiq\_z1\_base.v -> target-zynq/complex\_mixer\_0\_matchstiq\_z1\_base-defs.vh to expose the other-language stub for worker complex\_mixer\_0\_matchstiq\_z1\_base. For complex\_mixer\_0 on matchstiq\_z1 using config base: creating optimized DCP file using "opt\_design". Details in opt.out

Time: 0:45.77 at 13:09:06

Tool "vivado" for target "zyng" succeeded on stage "opt".

For complex\_mixer\_0 on matchstiq\_z1 using config base: creating placed DCP file using "place\_design". Details in place.out

Time: 0:57.17 at 13:10:03

Tool "vivado" for target "zynq" succeeded on stage "place".

For complex\_mixer\_0 on matchstiq\_z1 using config base: creating routed DCP file using "route\_design". Details in route.out

Time: 1:02.57 at 13:11:06

Tool "vivado" for target "zynq" succeeded on stage "route".

 $Generating \ timing \ report \ (RPX) \ for \ complex\_mixer\_0 \ on \ match stiq\_z1 \ using \ base \ using \ "report\_timing". \ Details \ in \ timing.out$ 

Time: 0:27.69 at 13:11:34

Tool "vivado" for target "zynq" succeeded on stage "timing".

For complex\_mixer\_0 on matchstiq\_z1 using config base: Generating Xilinx Vivado bitstream file target-zynq/complex\_mixer\_0\_matchstiq\_z1\_base.bit. Details in bit.out

Time: 0:43.17 at 13:12:17

Tool "vivado" for target "zynq" succeeded on stage "bit".

 $Making\ compressed\ bit\ file:\ target-zynq/complex\_mixer\_0\_matchstiq\_z1\_base.bit.gz\ from\ target-zynq/complex\_mixer\_0\_matc$ 

make[3]: Leaving directory `data/test\_training/components/complex\_mixer.test/gen/assemblies/complex\_mixer\_0/container-complex\_mixer\_0\_matchstiq\_z1\_base'

make[2]: Leaving directory `\data/test\_training/components/complex\_mixer.test/gen/assemblies/complex\_mixer\_0'

======Building assembly complex\_mixer\_0\_frw

No HDL targets to build for. Perhaps you want to set OCPI\_HDL\_PLATFORM for a default?

make[2]: Entering directory `/data/test\_training/components/complex\_mixer.test/gen/assemblies/complex\_mixer\_0\_frw'

make[2]: Nothing to be done for `all'.

make[2]: Leaving directory `\data/test\_training/components/complex\_mixer.test/gen/assemblies/complex\_mixer\_0\_frw'

make[1]: Leaving directory `/data/test\_training/components/complex\_mixer.test/gen/assemblies'

make: Leaving directory `/data/test\_training/components/complex\_mixer.test'

== > Command completed. Rval = 0

#### Step 6(b) – Review Build Artifacts (Matchstiq-Z1)

- - Open **₩CPI**

- Observe new artifacts in complex\_mixer.test/gen/assemblies/complex\_mixer\_0/
  - complex\_mixer\_0.xml generated assembly xml (OHAD)
  - gen/ artifacts generated/used by framework
  - lib/ artifacts generated/used by framework
  - target-zynq/ artifacts generated/used by framework and FPGA tools
  - container-complex\_mixer\_0\_matchstiq\_z1\_base/
    - gen/ artifacts generated/used by framework
    - target\_zynq/
      - artifacts generated/used by framework and output files from FPGA tools
      - Bitstream file for execution onto a hardware platform

## Step 7(b) – Run Unit Test (Matchstiq-Z1)

- Open **;©CPI**

- Setup deployment platform
  - 1. Connect to serial port via USB on rear of Matchstiq-Z1 using host
    - 'screen /dev/ttyUSB0 115200'
  - 2. Boot and login into Petalinux
    - User/Password = root:root
  - 3. Verify host and Matchstiq-Z1 have valid IP addresses
    - For training, they should both be on the same subnet
  - 4. Run setup script on Matchstiq-Z1
    - 'source /mnt/card/opencpi/mynetsetup.sh <host ip address>'

More detail on this process can be found in the Matchstiq-Z1 Getting Started Guide document

#### Step 7(b) - Run Unit Test (Matchstiq-Z1)

 Prior to launching the IDE, OCPI\_REMOTE\_TEST\_SYSTEMS must be set

\$ export OCPI\_REMOTE\_TEST\_SYSTEMS=<IP of Matchsitq-Z1>=root=root=/mnt/training\_project





#### Step 7(b) - Run Unit Test (Matchstiq-Z1)

- Run Unit Test Suite for target hardware platform
  - 1) Use the IDE to "Add" the Unit Test to the Project Operations panel
  - 2) Highlight "matchstiq\_z1" the HDL Platforms panel (HDL Targets box unchecked)
  - 3) Click "Run Tests"
  - 4) Review the Console window messages and address any errors
- Other operations not currently supported by IDE.
   In a terminal window, executed within the {component}.test/
  - \$ make run Cases=case00.01 OnlyPlatforms=matchstiq\_z1 View=1
  - \$ make run Cases=case00.0\* OnlyPlatforms=matchstiq\_z1 View=1
  - \$ make verify {verify previous results}
  - \$ make view {plot previous results}



