# **ELEC6233 FPGA Implementation of a Complex Number Multiplier**

Joshua Tyler jlt1e16 MSc Embedded Systems Dr Jeff Reeve

#### **Abstract**

## 1 Introduction

# 2 Design

Include 'Circuit diagrams' and discussion of design



Figure 1: Overall Block Diagram

## 2.1 Complex Multiplier

#### 2.2 State Machine

## 3 Verification

Include sample data and results Add asterisked out states manually check waveforms Fix line numbers for stimulus



Figure 2: Multiplier architecture



Figure 3: Read state machine state transition diagram

#### Listing 1: test\_bin\_to\_bcd.sv Stimulus

```
17 $stop;
18 end
19
20 endmodule
```

#### Listing 2: test\_cmplx\_mult.sv Stimulus

```
logic 'LED_SIZE LED;
17
   logic [6:0] HEX0, HEX1, HEX2, HEX3, HEX4, HEX5, HEX6, HEX7;
18
19
20
   cmplx_mult dut (.*);
21
   // Assign switches to their fucntions
22
23
   logic reset_n;
   logic handshake;
24
   logic 'WORD_SIZE data_in;
25
26
   always_comb
27
   begin
        switches[$high(switches)] = reset_n;
28
29
        switches [ \text{high}(\text{switches}) -1 ] = handshake;
30
        switches [\sinh(switches) - 2 : \ln(switches)] = data_in;
31
   end
32
33
   //Clock and reset
34
   initial
35 begin
```



Figure 4: Main state machine state transition diagram

| in[7:0]       | 0x80 <b>(</b> 0x81 |
|---------------|--------------------|
| sign          |                    |
| hundreds[3:0] | 0x1                |
| tens[3:0]     | 0x2                |
| units[3:0]    | 0x8 X 0x7          |
| disp[3][6:0]  | 0x40               |
| disp[2][6:0]  | 0x6                |
| disp[1][6:0]  | 0x5b               |
| disp[0][6:0]  | 0x7f <b>X</b> 0x7  |

Figure 5: test\_bin\_to\_bcd.sv Output

17

Listing 3: test\_debounce.sv Stimulus

```
18
19
    // Clock
20
    initial
21
    begin
22
         c1k = 0;
23
24
         forever
25
              #5 \text{ ns } \text{clk} = ! \text{clk};
26 end
27
28
   // Stimulus
29
   initial
30 begin
31
         signal_in = 0;
32
         #110ns assert(signal_out == signal_in);
```



Figure 6: test\_cmplx\_mult.sv Output

Figure 7: test\_debounce.sv Output

#### Listing 4: test\_mult.sv Stimulus

```
17
18
   mult dut (.*);
19
   //Test a single calculation
20
   task testNums;
21
   input logic signed 'MULT_IN_SIZE re_x_in , im_x_in , re_y_in , im_y_in;
   input logic signed 'MULT_OUT_SIZE re_z_in , im_z_in;
23
24
   begin
25
        re_x = re_x_{in};
26
        im_x = im_x_in;
27
28
        re_y = re_y_in;
        im_{-}y = im_{-}y_{-}in;
29
30
31
        #1ns;
32
        assert(re_z == re_z_in) else $display("Error. Expected %x, got %x",
33
           re_z_in, re_z);
        assert(im_z == im_z_in) else $display("Error. Expected %x, got %x",
34
           im_z_in , im_z);
```

```
3536 end37 endtask;
```

Figure 8: test\_mult.sv Output

Listing 5: test\_read\_sm.sv Stimulus

```
17
        reset_n = 1;
18
        # 10 ns reset_n = 0;
19
        # 10 ns reset_n = 1;
20
        forever
21
             #5 \text{ ns } c1k = !c1k;
22
23
   end
24
25
   // Stimulus
26
   initial
27
   begin
28
        handshake = 0;
        run = 0;
29
30
        #32 ns;
31
        @(posedge clk);
32
33
        run = 1;
34
        @(posedge clk);
35
        run = 0;
36
        #30ns handshake = 1;
37
        @(posedge clk) assert(read);
```



Figure 9: test\_read\_sm.sv Output

Listing 6: test\_sm.sv Stimulus

```
17
   logic 'WORD_SIZE re_a, im_a, re_q, im_q;
18
19
   sm dut (.*);
20
21
   // Assign switches to their fucntions
22
   logic reset_n;
   logic handshake;
23
24
   logic 'WORD_SIZE data_in;
   always_comb
26
   begin
27
       SW[ high(SW) ] = reset_n;
       SW[ high(SW) -1] = handshake;
28
       SW[ high(SW) -2 : low(SW) ] = data_in;
29
30
   end
31
   //Clock and reset
32
33
   initial
34
   begin
35
        c1k = 0;
36
        reset_n = 1;
37
        # 10 ns reset_n = 0;
```



Figure 10: test\_sm.sv Output

# 4 Synthesis

**Include "Synthesis Result"** 

## 5 Conclusion

# References