# **ELEC6234 FPGA Synthesis of a picoMIPS Processor**

Joshua Tyler
jlt1e16
MSc Embedded Systems
Dr Jeff Reeve

#### **Abstract**

This project covers the design, and implementation using SystemVerilog, of a picoMIPS embedded processor. The processor designed is Turing complete (if infinite memory were available), but is tailored to the execution of an affine pixel transform.

The architecture created is minimal in size, however a modular and parametric design allows for simple extension and modification for other purposes.

In addition to the processor design, a feature-rich assembler was written using Python, capable of translating high level assembly instructions into a series of machine code instructions.

A signed binary number to binary coded decimal converter was also created in order to allow decimal display of the binary output word using 7-segment displays.

# 1 Introduction

This project covers the design and implementation of a picoMIPS processor. The objectives are:

- 1. Design of a picoMIPS processor, capable of executing an affine transform.
- 2. Implementation of the designed processor in SystemVerilog.
- 3. Verification of the SystemVerilog model, by simulation.
- 4. Validation of the synthesised SystemVerilog model.
- 5. Minimisation of the resources used by the synthesised processor.

In preparation for the assignment, research was conducted into minimal instruction set computers, and the system was designed on paper. The design of the system is discussed in Section 2. It should be noted that whilst example code was provided to implement the processor, this was not used, and the processor has been designed from scratch.

The processor design was successful and it is fully functional. As an extension exercise a SystemVerilog module was designed to convert the signed 8-bit words on the switches and light emitting diodes (LEDs) to a binary coded decimal (BCD) representation. This is then displayed using the seven segment displays present on the development board. This is discussed briefly in Section 3.

The simulation timing diagrams reproduced in the report have been exported from ModelSim, and converted to a TikZ timing waveform using modelsim2latex [1]. Trivial modifications were made to make the script compatible with the files exported from ModelSim. In each case, the waveform rendered by TikZ has been manually validated against the displayed result in ModelSim, to ensure correct operation of the tool.

# 2 System Design and Verification

#### 2.1 Overview

A block diagram of the picoMIPS implementation is shown in Figure 1. Each block in this diagram represents a SystemVerilog module in the design.

The cycle counter defines the current stage of instruction execution. The processor is not pipelined, so the cycle counter controls which parts of the processor are active on any given clock cycle.

The program memory stores the instructions which make up the program, and on each instruction cycle it presents the next to be executed.

The register block contains a small amount of storage necessary for program execution. On each instruction cycle, two registers are read, and the result of the arithmetic logic unit (ALU) operation is written back to the second register.

The ALU performs operations on the data loaded from registers, and calculates a result to be stored back into registers.

The final block is the program address multiplexer. This block is responsible for presenting the program memory with either the next address, or a branch address, depending on the ALU result. In a traditional processor, the next address would be calculated and stored by a program counter. This processor uses a slightly different approach and stores the next address in program code instead. The reason for this choice is that it contributes less to the cost function. The processor uses 5-bit program addresses, and therefore a 5-bit counter would be needed, at a cost of 5. There are 31 instructions in the main program, and so the cost of adding 5 bits to each one is  $\frac{31 \times 5}{1024} \times 30 = 4.54$ .



Figure 1: Final processor architecture

### 2.2 Cycle Counter Design

The counter has three states: decode, execute, and write, which make up one instruction cycle. This is represented using a one hot encoding, with the zero state also valid. This arrangement means that the counter uses the same number of bits as the equivalent binary counter. Careful assignment of state encodings means that no decoder is necessary anywhere in the design. This is possible because no signals need to be asserted in the decode state, and so this state can be encoded as zero.

A timing diagram showing execution of the processor is shown in Figure 2. During the decode stage, the new instruction is valid, and so the register values can be fetched from random access mem-

ory (RAM). During the execute stage, the ALU generates the result, and branch flag. During the write stage this result is written back to RAM. A cycle is necessary for this because the RAM blocks inside the Cyclone IV field programmable gate array (FPGA) do not support read during write with new data, so a cycle is necessary to ensure that the register value is valid for the next decode cycle [2, p.3-16].



Figure 2: Processor timing diagram

### 2.3 Instruction and Program Design

The processor is capable of performing the two instructions tabulated in Table 1. SUBLEQ was chosen as the primary instruction because it is Turing complete by itself, so can execute any program. Using solely SUBLEQ instructions does have a downside however. Executing a multiply operation would require many lines of code, and so would take a large amount of time, as well as a lot of program and register memory. For this reason a second instruction, MULTI, is also used. MULTI also gives a method of loading immediates into registers, which would require an additional multiplexer in a SUBLEQ only system.

Table 1: Instructions

| Mnemonic | Mathematical operation                                      | English Description                                  |
|----------|-------------------------------------------------------------|------------------------------------------------------|
| SUBLEQ   | regs[b] = regs[b] - regs[a];<br>$if(regs[b] \le 0)$ branch; | Subtract and branch if less than, or equal to, zero. |
| MULTI    | $regs[b] = regs[a] \times Immediate;$                       | Multiply immediate.                                  |

The processor uses 17 bit instructions. This breaks down as shown in Figure 3.

The immediate / branch address bits can perform two functions because the MULTI instruction uses an immediate but does not branch, whilst the SUBLEQ instruction does not use an immediate, but can branch. The details of the implementation of these instructions is given in Section 2.7.



Figure 3: Instruction Format and Assembler

The affine transform which the processor executes can be represented by Equation 1 [3].

$$\begin{bmatrix} x_2 \\ y_2 \end{bmatrix} = \begin{bmatrix} A_{11} & A_{12} \\ A_{21} & A_{22} \end{bmatrix} \begin{bmatrix} x_1 \\ y_1 \end{bmatrix} + \begin{bmatrix} B_1 \\ B_2 \end{bmatrix}$$
 (1)

A listing of the program written to implement this is given in Appendix A. Upon reading the assembly code, the reader will notice that the majority of assembly instructions used are not present

as machine instructions in the processor architecture. This is because writing assembly code solely using SUBLEQ and MULTI instructions can be very confusing. A two-stage compilation toolchain was therefore created using the Python programming language. The first stage takes each assembly instruction, and re-writes it so that only SUBLEQ and MULTI instructions are used. This is performed by optimiser.py. The second stage compiles this assembly code into machine instructions. This is performed by assembler.py.

The majority of instructions such as MOV and ADD have their conventional definitions, however there are some slightly more esoteric instructions, namely JLEZ, and JGZ. These are represent 'jump if less than or equal to zero', and 'jump if greater than or equal to zero' respectively. These instructions are used to poll switch 8. Initially the more conventional JZ, and JNZ ('jump if zero', and 'jump if not zero') were used. These instructions execute correctly, however they require more SUBLEQ instructions to implement, and since the switch 8 register is guaranteed to be either (0x00, or (0x01) the simpler instructions are functionally equivalent.

### 2.4 Program Memory Design

The program memory block is very simple, it consists solely of a block of synchronous read only memory (ROM), initialised with the data from Listing 7.

Initially the ROM was inferred from SystemVerilog code. However later the ROM was instantiated using a dedicated Altera library element. The reason for this choice is that the design requires access to the asynchronous clear input on the address register in order to reset the design. This is something which was difficult to infer efficiently using standard SystemVerilog code, since Quartus would typically add an external register, created using logic elements, to the design.

Due to its simplicity this module was not tested with an individual testbench, and its functionality is verified during system level testing, as described in Section 2.8.

# 2.5 Program Address Multiplexer Design

The multiplexer used to multiplex between the next address and branch address is not implemented using a traditional structure, instead a multiplier is used.

The reason for this choice is that an n-bit multiplexer requires n logic blocks for a traditional implementation. Using hardware multipliers, however, one can implement up to a 9-bit multiplexer using a single  $18 \times 18$  hardware multiplexer. This would represent a cost of 2.

The operation of the multiplexer is illustrated by Figure 4. If the two words to be multiplexed, a and b, are concatenated to a single multiplier input, setting the second input to either 1 or (1 << (Word Width)), therefore acts as a multiplexer if we observe the output bits from  $[(Word Width) \times 2 : (Word width) + 1]$ .

| Input  | b[3]                                       | b[2] | b[1] | b[0] | a[3] | a[2] | a[1] | a[0] |
|--------|--------------------------------------------|------|------|------|------|------|------|------|
| Sel    | 0                                          | 0    | 0    | 0    | 0    | 0    | 0    | 1    |
| Result | <i>b</i> [3]                               | b[2] | b[1] | b[0] | a[3] | a[2] | a[1] | a[0] |
|        |                                            |      |      |      |      |      |      |      |
| Input  | b[3]                                       | b[2] | b[1] | b[0] | a[3] | a[2] | a[1] | a[0] |
| 1      | $\begin{array}{c c} b[3] \\ 0 \end{array}$ |      |      | b[0] |      |      |      |      |

Figure 4: 4-bit Multiplexer Operation

This multiplexer is designed as a parametric model, so that it can be used as the program address multiplexer, as well as elsewhere in the design.

#### **2.5.1** Testing

In order to test the multiplexer a testbench was written which instantiates an 8-bit multiplexer, asserts two numbers on it's inputs, and switches between them using sel.

The stimulus portion of the testbench is listed in Listing 1, and the resultant waveform is presented in Figure 5. Inspection of the waveform demonstrates that the output is equal to a when sel is low, and equal to b when sel is high. This is the expected behaviour, and the assertions in the testbench pass.

Listing 1: test\_multiplexer.sv Stimulus

```
10
   initial
11
    begin
12
         a = 34;
        b = 95;
13
         sel = 0;
14
15
         # 10 ns;
16
         assert (out == a);
17
         sel = 1;
18
         # 10 ns;
19
         assert (out == b);
20
         sel = 0;
21
        # 10 ns;
22
         assert(out == a);
23
         $stop;
24
   end
```



Figure 5: test\_multiplexer.sv Output

# 2.6 Register Design

#### **2.6.1** Layout

The register block is the most complex block of the design. At its heart it uses a dual port RAM block (with one dedicated read port, and one read/write port) to access data.

The memory map of the registers is shown in Table 2.

Registers R1–R4 are general purpose computation registers. The contents of R4, however, also maps to the LEDs on the FPGAs development board.

The U register stands for unity. This register is guaranteed to hold the constant necessary for an immediate to be loaded directly into a register using the MULTI command. Despite the name, this register holds the constant 4, since immediates are treated treated as a fractional constant by MULTI. It is illegal for any program to write to this value, as doing so will break the LDI (load immediate) command.

The Z register stands for zero. The value of this register is kept at zero, and writing to it should be done with extreme caution. Many of the higher level assembly commands internally rely on this register being zero. Writing to Z, however, is not forbidden entirely as many of these higher level commands use it as a general purpose computation register, but they all guarantee to clear Z back to

Table 2: Register map

| Address | Mnemonic |
|---------|----------|
| 0x0     | R1       |
| 0x1     | R2       |
| 0x2     | R3       |
| 0x3     | R4 / LED |
| 0x4     | U        |
| 0x5     | Z        |
| 0x6     | SW07     |
| 0x7     | SW8      |

zero before completion. Z is not initialised to zero by the bitstream, but instead the first command of the program must be SUBLEQ Z Z in order to clear it. This approach is taken so that the processor still functions correctly if it is reset using the reset switch whilst Z is non-zero.

The SW07 and SW8 registers are different from the others in that they do not map to internal storage in the FPGA. When the program attempts to read their value, the value of switches 0-7, or switch 8, is returned. This is achieved by multiplexing the data outputs of the register bank. There do exist, however, registers inside the register memory at the addresses of the switch registers, this is because writing to the SW07 and SW8 registers is legal, but has no effect. Physical registers need to exist therefore in order to avoid an out of range write.

#### 2.6.2 Implementation

The registers are implemented as shown in Figure 6. Data 1 is set to the value of the data stored at address 1 on each rising clock edge, and data 2 is set to the value of the data stored at address 2 if the write enable is false, otherwise the value stored at address 2 is replaced with the write data.

The LED register mirrors register R4 in the main memory bank, which allows the LEDs to be constantly driven.

The switch multiplexers are three way multiplexers that select between the register data, switches[0:7], and switches[8], dependant on the register address selected. Internally the multiplexers are formed of two cascaded two input multiplexers, one to choose between the two registers of switches, and one to select between the switch values and the data register.

#### **2.6.3** Testing

In order to test the registers. A testbench was written which instantiates the register block, and presents its inputs with the signals which mimic the overall system.

The stimulus portion of the testbench is listed in Listing 2, and the resultant waveform is presented in Figure 7. Inspection of the stimulus portion shows that the registers are initially loaded with random values for testing. This allows the registers to be tested more rigorously since each register will have a unique value, rather than the initialisation value. A SystemVerilog task was written to perform one read/write cycle. This uses assertions to test the output, and internal value of the register memory, at each state.

For brevity, Figure 7 shows a single iteration of the rwTest task, and is the result of executing the algorithm up to the commented out \$stop command on line 96. Inspection of the Figure shows that the values of registers at addresses (0x0) and (0x1) is requested, these are (0x72), and (0xb2) respectively. These values are correctly asserted on the output after one clock cycle. In addition, the value of the write data, (0x14), is written to register (0x2) on the third clock cycle as expected.



Figure 6: Register memory architecture

#### Listing 2: test\_regs.sv Stimulus

```
82
                 // Stimulus
   83
                  initial
   84
                  begin
   85
                                      //Initialise memory with dummy values
                                      dut.mem0.mem['REG_R1_ADDR] = $urandom_range(255,0);
   86
   87
                                      dut.mem0.mem['REG_R2_ADDR] = $urandom_range(255,0);
   88
                                      dut.mem0.mem['REG_R3_ADDR] = $urandom_range(255,0);
   89
                                      dut.mem0.mem['REG_R4_ADDR] = $urandom_range(255,0);
   90
                                      dut.mem0.mem['REG_Z_ADDR] = 0; //The program code normally does this
                                      dut.mem0.mem['REG_SW07_ADDR] = $urandom_range(255,0);
   91
   92
                                      dut.mem0.mem['REG_SW8_ADDR] = $urandom_range(255,0);
   93
                                     # 1ns;
   94
                                      $display($time, ": begin test 1");
   95
                                      rwTest('REG_R1_ADDR, 'REG_R2_ADDR, \undersup \
                                                    (255,0);
   96
                   //
                                      $stop;
                                      $display($time, ": begin test 2");
   97
  98
                                      rwTest('REG_R3_ADDR, 'REG_R4_ADDR, $\surandom_range(255,0),\$urandom_range
                                                    (255,0);
  99
                                      $display($time, ": begin test 3");
                                      rwTest('REG_SW07_ADDR, 'REG_R1_ADDR, $urandom_range(255,0),
100
                                                    \frac{\text{surandom}_{\text{range}}(255,0)}{\text{range}}
101
                                      $display($time, ": begin test 4");
102
                                      rwTest('REG_SW8_ADDR, 'REG_R2_ADDR, $\surandom_range(255,0),
                                                    \frac{\text{surandom}_{\text{range}}(255,0)}{\text{range}}
103
                                      $display($time, ": begin test 5");
104
                                      rwTest('REG_Z_ADDR, 'REG_U_ADDR, \undsymbol{\text{$\subset}} \undsymbol{\text{$\subset$}} \undsymbol{\t
                                                    (255,0);
105
                                      $display("Testing complete");
106
                                      $stop;
107
                  end
```



Figure 7: test\_regs.sv Output

### 2.7 ALU Design

The ALU design is relatively simple owing to the fact that the processor only contains two instructions. This means that the ALU only contains the implementation of the instructions, and a multiplexer to assert the correct output based upon the opcode. This is illustrated graphically in Figure 8.

SUBLEQ is implemented using logic elements to form a subtracter, then the output of the subtracter is tested for the branch condition using a multiplier.

The condition to branch is if the result is less than or equal to zero, we can test this using multiplication by -1.  $-1 \times 0 = 0$ , and  $-1 \times [\text{Negative number}] = [\text{Positive number}]$ , however  $-1 \times [\text{Positive number}] = [\text{Negative number}]$ . Therefore the branch condition is the logical negation of the most significant bit (MSB) of the multiplier output. This saves the instantiation of several logic elements.

MULTI requires minimal overhead (only a single hardware multiplier – a cost of 1 in the cost function). Its implementation is straightforward, simply inferring a single hardware multiplier. The only slight complication is setting the significance of the input words. Whilst the data stored in the register has normal significance  $[-2^7:2^0]$ , the immediate has significance  $[-2^1:2^{-3}]$ .

#### **2.7.1** Testing

Due to the simplicity of both overall the overall ALU, and the SUBLEQ module, Only the MULTI operation was tested separately to system level verification. A testbench was written which provides stimulus inputs and ensures that the result produced is equal to manually calculated results.

The stimulus portion of the testbench is listed in Listing 3, and the resultant waveform is presented in Figure 9. Inspection of the stimulus shows that for each case the multiplier correctly calculates the result in each case. This is confirmed by the assertions.



Figure 8: ALU architecture

Listing 3: test\_multi.sv Stimulus

```
17
   initial
18
   begin
19
        register = 8'b00000110; //6
        immediate = 5'b00110; //0.75
20
21
       #1 ns
22
        assert(result == 8'b00000100); //4 (truncated from 4.5)
23
       #10 ns
24
25
        register = 8'b00001000; //8
26
        immediate = 5'b01100; //12 (but divided down for immediate)
27
        assert(result == 8'b00001100); //12 (truncated from 4.5)
28
29
        #10 ns
30
        register = 8'b10000000; //-128
31
32
        immediate = 5'b00100; //0.5
33
        assert(result == 8'b11000000); //12 (truncated from 4.5)
34
35
       #10ns;
36
        $stop;
37
   end
```

```
register[7:0] \frac{0.06 \times 0.08 \times 0.080}{0.000 \times 0.000}
immediate[4:0] \frac{0.06 \times 0.000 \times 0.000}{0.000 \times 0.000}
result[7:0] \frac{0.000 \times 0.000}{0.000 \times 0.000}
```

Figure 9: test\_multi.sv Output

# 2.8 System Level testing

To test the overall functionality of the system, a testbench was created to test all  $2^{16} = 65536$  possible input combinations. Listing 4 shows the stimulus. The stimulus in each case, along with expected values, is logged to a text file so that it can be used during the validation process. The key part of this stimulus is the SystemVerilog task testAffineTransform. This function calculates the expected

value, mimics the switch input which the user would perform, and ensures that the outputs match using assertions.

Figure 10 shows the stimulus and output for one transform  $x_1 = -1$  (0xff),  $y_1 = 2$  (0x2). The expected outputs for this operation are  $x_2 = 2$  (0x2),  $y_2 = 13$  (0xd), so inspection of the LED signal in the waveform, along with SW[7:0], shows that the result is correct. Note that clock is shown as a solid bus in the waveform because it has too many cycles to be printed at such a scale.

Listing 4: test\_picoMIPS.sv Stimulus

```
110
    // Stimulus
111
    initial
112
    begin
113
         logFile = \$fopen("log.txt");
114
         $fdisplay(logFile, "xi\tyi\txo\tyo");
115
116
         // Initialise
         SW17 = 0;
117
         SW8 = 0;
118
119
120
         // Reset
121
         SW9 = 0;
122
         # 100 ns;
123
         SW9 = 1;
124
125
         // testAffineTransform (-1,2);
126
         // $stop;
127
128
         //Test all possible values
         for (int i = -128; i < 128; i++)
129
130
         begin
131
              $display(i);
              for (int j = -128; j < 128; j ++)
132
133
              begin
134
                  testAffineTransform(i,j);
135
              end
136
         end
137
         $fclose(logFile);
138
139
         $stop;
140
141
    end
```



Figure 10: test\_picoMIPS.sv Output

# 3 Altera DE2-115 Implementation and Validation

Due to the extensive system level verification discussed in Section 2.8, few problems were encountered during implementation. Upon initial testing, it was noted that the system did not respond to any input. Investigation of the project configuration in Quartus revealed that the pin mapping .qsf file had not been loaded properly, and so the pin assignments were not correct. Upon fixing this issue, the design worked as expected without further modification.

The validation methodology was:

- 1. Select an x and y co-ordinate to test.
- 2. Look up the expected result in the output log produced by the system level testbench.
- 3. Input the data to the system under test.
- 4. Check the result produced.

In particular, attention was paid to ensuring that a range of random values, as well as edge cases (coordinates close to 0 and the limits of the integer size) were validated. In all cases the tested value matched the expected result.

#### 3.1 Decimal decoder

In order to improve the ease of validation, a small SystemVerilog module was written to decode the signed 8-bit values on the switches and LEDs, and display them in decimal on four seven segment displays. This module does not contribute to the cost figure of the design as it is instantiated outside of the picoMIPS module. The design of the module will not be covered in detail, as it is largely outside of the scope of the project.

#### **3.1.1** Testing

Testing of the decimal decoder is shown in Listing 5 and Figure 11. In the testbench stimulus, it can be seen that all  $2^8 = 256$  possible integers are tested, however the shown waveform presented in this report, only covers the first two -128 and -127. Inspection of the waveform confirms that for -128 (0x80), the sign signal is true, and the tens, hundreds and units are correctly decoded to 1, 2, and 8 respectively. The same is true for the second test, -127 (0x81).

Listing 5: test\_bin\_to\_bcd.sv Stimulus

```
initial
10
   begin
11
12
        for (int i = -128; i < 128; i++)
13
        begin
14
             in = i;
15
             # 10ns;
16
        end
17
        $stop;
18
   end
```

| in[7:0]       | 0×80 <b>X</b> 0×81 |
|---------------|--------------------|
| sign          |                    |
| hundreds[3:0] | 0x1                |
| tens[3:0]     | 0x2                |
| units[3:0]    | 0x8 <b>X</b> 0x7   |
| disp[3][6:0]  | 0×40               |
| disp[2][6:0]  | 0x6                |
| disp[1][6:0]  | 0x5b               |
| disp[0][6:0]  | 0x7f <b>\</b> 0x7  |

Figure 11: test\_bin\_to\_bcd.sv Output

### 4 Conclusion

All of the objectives noted in Section 1 have been achieved. Objectives 1 and 2 are realised through the design, and subsequent SystemVerilog implementation, of the processor discussed in Section 2. Objectives 3 and 4 have been realised through the verification and validation of the design, discussed in Sections 2.8 and 3 respectively.

Objective 5, minimalisation of the design, has been at the heart of the design philosophy throughout the project, This culminates in the tiny cost Figure calculated by Equation 2 [3].

Cost = [No. Logic Elements] + max([No. 9-bit Multipliers used] 
$$-2.0$$
) +  $\frac{[\text{kBits of RAM}]}{1024} \times 30$   
=  $13 + \text{max}((13 - 2).0) + \frac{607}{1024} \times 30$   
=  $13 + 11 + 17.78$   
=  $41.78$  (2)

The created processor performs well and can easily be tailored to new applications due to the parametrised and modular design. The fact that the processor is accompanied by a powerful assembler aids in its adaptability to new applications.

In conclusion, there are few ways in which the design could be improved without vastly extending the scope of the design. One key element that would improve versatility would be adding support for a higher level programming language. This would allow the system to be tailored to new applications with ease. A C compiler would be the obvious choice, however this would encompass a large design effort, so porting a Forth runtime to the processor would likely be a more realistic goal.

# References

- [1] sh-ow. (2016, jan) modelsim2latex. [Online]. Available: https://github.com/sh-ow/modelsim2latex/
- [2] Altera, Cyclone IV Device Handbook. Altera, mar 2016, vol. 1.
- [3] T. J. Kazmierski, "Systemverilog design of an embedded processor," University of Southampton, Tech. Rep., 2017.

# Appendix A Program Code

This appendix contains the program which the picoMIPS processor runs, both in assembly code and machine code form.

Listing 6: Main Program

```
// Assembly for Affine Transform
 1
2
3
   // Define constants - data set 2
                             4
                                           // 00100 = 0.5
4
            CONST
                     A11
5
                             25
                                          // 11001 = -0.875
            CONST
                     A12
                     A21
6
            CONST
                             25
                                          // 11001 = -0.875
7
            CONST
                     A22
                             6
                                          // 00110 = 0.75
8
9
                     B1
                             5
                                           // 00101 = 5
            CONST
10
            CONST
                    B2
                             12
                                          // 01100 = 12
11
12
   //Ensure that zero register is zero
13
   SUBLEQ Z Z
14
15
   //Load pixels
                                               // Wait for SW8 = 0
            JLEZ
16
   start:
                    SW8
                              start
            MOV
                    SW17
                                               // Store X1 in R1
17
                             R1
18
   pol12:
            JGZ
                    SW8
                             po112
19
   pol13:
            JLEZ
                    SW8
                              poll3
20
            MOV
                    SW17
                             R2
                                               // Store Y1 in R2
21
           JGZ
                    SW8
                             poll4
   pol14:
22
23
   //Begin Affine algorithm execution part 1
   //Note this could be optimised if some coefficients are repeated
24
25
            MULTI
                             R3
                                      A11
                                                // R3 = A11 * X1
                    R1
                                                // R4 = A12 * Y1
            MULTI
                             R4
26
                     R2
                                      A12
                                               // R4 = R3 + R4
27
            ADD
                     R3
                             R4
                                               // Store B2 in R3
28
            LDI
                     R3
                             B1
29
            ADD
                     R3
                             R4
                                               // R4 = Y2 = B2 + (A21 * X1) + (A22 * Y1)
30
31
   //Begin output stage
   //No need to move R4 to LED as it is already connected
33
   poll5: JLEZ
                       SW8
                                poll5
34
   //Begin Affine algorithm execution part 2
35
   //Note this could be optimised if some coefficients are repeated
36
37
            MULTI
                    R1
                             R3
                                      A21
                                                // R3 = A21 * X1
                             R4
                                      A22
                                                // R4 = A22 * Y1
38
            MULTI
                     R2
                                               // R4 = R3 + R4
39
            ADD
                     R3
                             R4
                             B2
                                               // Store B1 in R3
40
                     R3
            LDI
41
            ADD
                     R3
                             R4
                                               // R4 = X2 = B1 + (A11*X1) + (A12*Y1)
42
43
   //Begin output stage
   //No need to move R4 to LED as it is already connected
44
45
   poll6:
            JGZ
                    SW8
                              poll6
46
            JP
                     start
```

#### Listing 7: Main Program (compiled)

```
- Automatically generated memory map by python
 1
  -- 03:00AM on April 28 2017
3
4
  DEPTH = 31;
5
   WIDTH = 17;
  ADDRESS\_RADIX = HEX;
   DATA\_RADIX = BIN;
7
8
   CONTENT
9
   BEGIN
10
   00 : 01011010000100001;
11
12
   01 : 010111110000100010;
   02 : 11100000100000011;
13
   03 : 01011110010100100;
   04 : 01011010001100101;
15
   05 : 010111110010100110;
17
   06 : 11100010100000111;
   07 : 01011110100101000;
18
   08 : 01011010011101001;
20
      : 10000100010001010;
   0a : 100101111100101011;
22
   0b : 00101010110001100;
23
   0c : 01010110110101101;
   0d : 01011010111001110;
   0e : 11000100010101111;
   0f : 00101011000010000;
27
   10 : 01010111000110001;
28
   11 : 01011011001010010;
29
   12 : 010111111001010011;
30
      : 10000101100110100;
31
   14 : 10010110011010101;
32
   15 : 00101011011010110;
   16 : 01010111011110111;
33
   17 : 01011011100011000;
34
   18 : 11000100110011001;
   19 : 00101011101011010;
36
37
   1a : 010101111101111011;
38
   1b : 010110111110011100;
   1c : 010111111111011101;
39
   1d: 01011011110011110;
   1e: 01011010000111111;
41
42
43
  END;
```