# PIPELINED DATAPATHS

This lab has you pipeline the multiplier/adder datapath that you create for the previous lab. This does not have to be downloaded into the Basys board.

#### BACKGROUND

Review the notes on pipelined datapaths and implementing DFFs in Verilog.

#### TASK DESCRIPTION

Modify the Verilog module that you created for the previous lab by adding pipeline registers to the inputs and outputs and shown below:



After this is working, you will add additional pipeline registers to improve performance.

## **Procedure**

- 1. Download the zip archive associated with the lab.
- 2. This contains the following files:
  - *lab5dpath.v* -- complete this module
  - *tb\_lab5dpath.v* test bench
  - *multadd\_vectors.txt* input vector file for testbench.
  - *lab5\_computations.xlxs* spreadsheet file that contains the test vectors in decimal form, shows the intermediate calculations in hex and decimal. You can use this to help debug your design.

- report.doc report file that needs to be filled out. You should open this file, and fill out the requested information as your perform the remaining steps.
- 3. Create a project named *lab5* and add the *lab5dpath.v* file to it as the top module. You can copy the contents of your previous lab solution to this file as you will be modifying this design. Then, add the testbench file *tb\_lab5dpath.v* as the simulation file.
- 4. Copy the *multadd\_vectors.txt* file into the project directory. This is needed before you simulate your design.
- 5. Copy the <code>Basys3\_Master.xdc</code> file from the first lab to your project directory, and then add it to your project. Comment out all of the lines that have the 'set\_property' command for pins. This is easy to do by opening the file in Vivado, selecting a group of lines, and then use the 'Toggle Line Comment" from the right-click menu. Then add the following line to the file (does not matter where):

```
create_clock -period 20.000 -name sys_clk_pin -waveform {0.000 10.000}
-add [get_ports clk]
```

This creates a clock with a 20 nanosecond period (50 MHz). This creates a clock constraint for the synthesis tool; it will try to synthesize the logic such that it works with a maximum clock frequency of 50 MHz.

6. Modify your design from the previous lab to add the input/output pipeline registers as shown in the figure. You must use a hardmacro multiplier implementation. Using a behavioral simulation, verify that your modified design passes the vectors in the testbench. This design has a latency of 2 since there are pipeline registers on the inputs/outputs and no other pipeline registers in the design. Once the simulation is working, pick any vector and capture simulation screenshots showing that the latency is 2 (see the following screenshots, you must pick a different test vector!!):

From the input vector file (the first three values are x1, x2, x3; the last value is the expected result:

```
011 32D 0E5 301
373 310 3D1 3C8
066 0A6 3CF 4D
3B2 0F9 30D 13C
```

From the simulation, observe that two rising clock edges is necessary to get the output of 0x3C8 (the design has a latency of 2). The first rising edge clock edge clocks the input vectors into the first set of DFFs. During this clock period, the values propagate through the datapath and setup on the output DFFs. The second rising clock edge clocks the result out to the Y bus. This screenshot is from a post implementation simulation, so there is delay from the second rising clock edge until the Y bus actually settles to the correct value of 0x3C8.



- 7. Once the behavioral simulation is working, use the 'Run Implementation' command to map this design to the FPGA. Verify that the Post-Implementation Timing summary passes as well. You do not have to download it into your board.
- 8. Capture a simulation screenshot like above from the Timing simulation and annotate it to show the two clock-cycle latency. Pick a different test vector than what is shown above. Include the screenshot from the vector file with the vector line circled as shown above.
- 9. Copy the Utilization tables that we have used in the past to your report (Slice Logic, Summary of Registers by Type, DSP). This design has DFFs in it, so the number of registers will not be zero as was in previous labs.
- 10. Run the 'Report Timing Summary' tool as you did in the previous lab. In the 'Timing' Table, open the 'Intra-Clock paths for the sys\_clk\_pin/setup. This will give you the longest register to register delay in your design. The 'slack' is the extra time in our clock constraint period that is not needed. In this design, we have a lot of slack and could have specified a higher clock frequency for our constraint.



The 'sys\_clk\_pin/hold' paths report the shortest register-to-register path delays. The 'slack' in this case refers to the amount of extra time available to avoid a hold time violation on the destination register.



11. Select the longest setup path, and use the right-click menu 'Path Properties'.



12. The Summary pane for the path has information about the starting, ending pins of this path, the number of logic levels, and the detailed paths for both the clock (Source Clock Path) and the data (Data Path). Since we only have input and output registers in this design, the path will have to run the output of an input register to the input of some output register.



Capture a screenshot like above for your design that gives the details for the longest register-to-register path in your design.

13. Back in the timing summary, open the 'Unconstrained Paths/sys\_clk\_pin to NONE' – The 'setup' times list longest clock to output times, while the 'hold' times list the shortest clock to output times. The slack is 'infinity' as we do have not put any constraints on these times.



The 'NONE to sys\_clk\_pin' setup times give the longest input pin to Input register delay, while the hold times give the shortest delay times from input pin to input register.



Capture screenshots like the above two screenshots and include them in your report.

- 14. Save your Verilog file as *lab5dpath\_part1.v* in your project directory.
- 15. In the same project, create another DSP multiplier implementation (use a different name!). This will be different from the original implementation you originally created in that it will have a latency value of 1. This means that it will have a pipeline register on the output of the multiplier. This requires you to select '1' for pipeline stages in the third screen.



The effect on the overall design of putting a pipeline register on the multiplier output is that this breaks the longest path from input DFFs to output DFFs into two sections (paths from the input DFFs to the DFFs on the multiplier output, and paths from the multiplier output DFFs through the adder logic to the output DFFs).

- 16. Modify your *lab5dpath.v* file to use this new multiplier. NOTE: The new multiplier will now have a ".CLK" input so you will have modify your multiplier instantiations to add this new pin as well as change the module name.
- 17. Your new design will now have latency of 3. Edit the *tb\_lab5dpath.v* testbench file and locate the LATENCY define statement. It should have a value of 2, change this to 3. This value must match the latency of the datapath for the testbench to function correctly.
- 18. Verify the behavioral and post implementation timing simulation of your new design. Capture a screenshot as before showing that this design has a latency of 3.



- 19. Copy the resource usage of your design as before. Perform the same timing analysis as before and capture a screenshot of the longest Intra-clock Path/sys\_clk\_pin/setup details. You should find that the total delay has decreased (slack increased) as the previously longest path is now broken by a register on the output of the multiplier. In the report, answer the question that asks you to identify whether the longest path identified in the detailed timing report is in the multiplier logic or adder logic; include information from the detailed timing report to support your answer.
- 20. Save your Verilog module file as *lab5dpath\_part2.v.*
- 21. Edit your design so that two more pipeline stages are added as shown by the RED lines in the diagram below. The green line is the original pipeline stage in the multiplier. Generate a new hardmacro multiplier that has two pipeline stages (use a different name!!), the red line in the multiplier is the second pipeline stage). Also, manually add a pipeline stage in your Verilog module that breaks up the adder combinational path as shown. This means that your datapath will now have a latency of 5, do not forget to edit the testbench file before simulation. These pipeline registers breaks the paths in the design from input DFFs to output DFFs into four sections:
  - Paths A from input DFFs to the first multiplier pipeline stage
  - Paths B from the first multiplier pipeline stage to the second multiplier pipeline stage
  - Paths C from the second multiplier pipeline stage to the adder logic pipeline stage
  - Paths D from the adder logic pipeline stage to the output DFFs



22. Verify the behavioral simulation and post implementation timing simulations of your new design. Capture a screenshot as before showing that this design has a latency of 5.



- 23. Copy the resource usage of your design as before. Perform the same timing analysis as before and capture a screenshot of the longest Intra-clock Path/sys\_clk\_pin/setup details.. You should find that this design has a smaller delay than the previous design because the longest paths have been broken by additional pipeline registers. Look at the detailed timing report, and determine what logic section (A, B, C, or D) the longest path is in answer the question in the report concerning this and include any information from the timing report that justifies your answer.
- 24. Save your final Verilog file as *lab5dpath\_part3.v* and complete the rest of the report.

# **GRADING**

The grading point distribution is specified in the report document.

## SUBMISSION INSTRUCTIONS

Create a directory named 'lab5\_netid', i.e., (lab5\_rbr5).

Copy your lab5 directories to this directory. Copy your completed report.doc to this directory.

From Windows, select the 'lab5\_netid' folder, and from the right-click menu, use 'Send To Compressed (zipped) Folder' command to produce a ZIP archive named 'lab5\_netid.zip'.

Upload your 'lab5\_netid.zip' file to Blackboard using the Lab5 assignment link.