## ASIC Design Lab (EC-6272) Experiment – VII A Synopsys ATPG Tools

In this laboratory session, we will perform ATPG (Automatic Test Pattern Generation) tool training and explore the tool for a combinational circuit design.

- 1. Open the terminal
- 2. Source the synopsys.cshrc
- 3. Check whether the commands are working as below. Terminal will echo the installation path



of tools

- 4. In a ASIC lab directory, make design.v (any combinational circuit)
- Synthesize the combinational circuit in design\_vision (without constraints and/or you can do
  with constraints also). Follow the steps described in synthesis experiment. Save the netlist in
  verilog format.
- 6. Open Tetramax tool (Synopsys ATPG tool).



7. Read design\_netlist.v (combinational circuit synthesized in design\_vision) and library.v (saed90nm modified.v). Available in your libs directory.



8. Execute the following commands in Tmax command line: -



9. Select and Save the patterns in the form of STIL format. (as shown below): - (click on write\_patterns to get below window)



10. Click on the Write Testbench on browse on point to fa\_atpg file and give a output file name as adder\_atpg.v .



11. Exit Tetramax and simulate the atpg with the command shown in figure below

12. Observe the executable file "simv" created as before and execute simv (./simv –gui) to verify the simulation.



