# AND9214, Rev. D

For more information, please visit www.onsemi.com

# **AR0130** Register Reference



# **Table of Contents**

| Introduction           | 4 |
|------------------------|---|
| Register Address Space | 4 |
| Register Notation      |   |
| Register Behavior.     |   |
| Register Summary Table |   |
| Register Descriptions  |   |
| Revision History       |   |





## **List of Tables**

| Table 1: | Address Space Regions                                  | 4   |
|----------|--------------------------------------------------------|-----|
|          | Data Formats                                           |     |
| Table 3: | Manufacturer-Specific Register List and Default Values | 7   |
| Table 4: | Manufacturer-Specific Register Descriptions            | .25 |



#### Introduction

This register reference is provided for engineers who are designing cameras that use the AR0130.

# **Register Address Space**

The AR0130 provides a 16-bit register address space accessed through a serial interface. Each register location is 8 or 16 bits in size.

The address space is divided into the five major regions shown in Table 1.

Table 1: Address Space Regions

| Address Range | Description                                                                  |
|---------------|------------------------------------------------------------------------------|
| 0x0000-0x0FFF | Reserved                                                                     |
| 0x1000-0x1FFF | Reserved                                                                     |
| 0x2000-0x2FFF | Reserved                                                                     |
| 0x3000-0x3FFF | Manufacturer-specific registers (read-only and read-write dynamic registers) |
| 0x4000-0xFFFF | Reserved                                                                     |

# **Register Notation**

The underlying mechanism for reading and writing registers provides byte write capability. However, it is convenient to consider some registers as multiple adjacent bytes. The AR0130 use 8-bit, 16-bit, and 32-bit registers, all implemented as 1 or more bytes at naturally aligned, contiguous locations in the address space.

In this document, registers are described either by address or by name. When registers are described by address, the size of the registers is explicit. For example, R0x3024 is an 8-bit register at address 0x3024, and R0x3000–1 is a 16-bit register at address 0x3000–0x3001. When registers are described by name, the size of the register is implicit. It is necessary to refer to the register table to determine that model\_id is a 16-bit register.

## **Register Aliases**

A consequence of the internal architecture of the AR0130 is that some registers are decoded at multiple addresses. Some registers in "configuration space" are also decoded in "manufacturer-specific space." To provide unique names for all registers, the name of the register within manufacturer-specific register space has a trailing underscore. For example, R0x0000–1 is model\_id, and R0x3000–1 is model\_id\_. The effect of reading or writing a register through any of its aliases is identical.

#### **Bit Fields**

Some registers provide control of several different pieces of related functionality, and this makes it necessary to refer to bit fields within registers. As an example of the notation used for this, the least significant 4 bits of the model\_id register are referred to as model\_id[3:0] or R0x0000–1[3:0].



## **Byte Ordering**

Registers that occupy more than 1 byte of address space are shown with the lowest address in the highest-order byte lane to match the byte-ordering on the bus. For example, the model\_id register is R0x0000–1. In the register table the default value is shown as 0x2402. This means that a READ from address 0x0000 would return 0x26, and a READ from address 0x0001 would return 0x00. When reading this register as two 8-bit transfers on the serial interface, the 0x26 will appear on the serial interface first, followed by the 0x00.

## **Address Alignment**

All register addresses are aligned naturally. Registers that occupy two bytes of address space are aligned to even 16-bit addresses, and registers that occupy four bytes of address space are aligned to 16-bit addresses that are an integer multiple of 4.

### **Bit Representation**

For clarity, 32-bit hex numbers are shown with an underscore between the upper and lower 16 bits. For example: 0x3000 01AB.

#### **Data Format**

Most registers represent an unsigned binary value or set of bit fields. For all other register formats, the format is stated explicitly at the start of the register description. The notation for these formats is shown in Table 2.

Table 2: Data Formats

| Name   | Description                                                                                                                                |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------|
| FIX16  | Signed fixed-point, 16-bit number: two's complement number, 8 fractional bits.  Examples: 0x0100 = 1.0, 0x8000 = -128, 0xFFFF = -0.0039065 |
| UFIX16 | Unsigned fixed-point, 16-bit number: 8.8 format. Examples: 0x0100 = 1.0, 0x280 = 2.5                                                       |
| FLP32  | Signed floating-point, 32-bit number: IEEE 754 format. Example: 0x4280_0000 = 64.0                                                         |

# **Register Behavior**

Registers vary from "read-only," "read/write," and "read, write-1-to-clear."

#### **Double-Buffered Registers**

Some sensor settings cannot be changed during frame readout. For example, changing  $x_addr_start$  partway through frame readout would result in inconsistent row lengths within a frame. To avoid this, the AR0130 double-buffer many registers by implementing a "pending" and a "live" version. READs and WRITEs access the pending register; the live register controls the sensor operation.

The value in the pending register is transferred to a live register at a fixed point in the frame timing, called frame start. Frame start is defined as the point at which the first dark row is read out internally to the sensor. In the register tables the "Sync'd" column shows which registers or register fields are double-buffered in this way.

#### **Bad Frames**

A bad frame is a frame where all rows do not have the same integration time or where offsets to the pixel values have changed during the frame.

Many changes to the sensor register settings can cause a bad frame. For example, when line\_length\_pck is changed, the new register value does not affect sensor behavior until the next frame start. However, the frame that would be read out at that frame start will have been integrated using the old row width, so reading it out using the new row width would result in a frame with an incorrect integration time.

By default, bad frames are not masked. If the masked bad frame option is enabled, both LV and FV are inhibited for these frames so that the vertical blanking time between frames is extended by the frame time.

In the register tables, the "Bad Frame" column shows where changing a register or register field will cause a bad frame. This notation is used:

N—No. Changing the register value will not produce a bad frame.

Y—Yes. Changing the register value might produce a bad frame.

YM—Yes; but the bad frame will be masked out when mask\_corrupted\_frames (R0x0105) is set to "1."

# **Register Summary Table**

**Note:** Green1 (G1) corresponds to greenR (Gr); green2 (G2) corresponds to greenB (Gb).

Caution Writing and changing the value of a reserved register (word or bit) puts the device in an

unknown state and may damage the device.

# **Manufacturer-Specific Register List and Default Values**

Table 1: Manufacturer-Specific Register List and Default Values

| Register<br>Dec(Hex) | Name                       | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|----------------------------|-------------------------|---------------------------|
| R12288<br>(R0x3000)  | chip_version_reg           | dddd dddd dddd          | 9218<br>(0x2402)          |
| R12290<br>(R0x3002)  | y_addr_start               | 0000 00dd dddd dddd     | 2<br>(0x0002)             |
| R12292<br>(R0x3004)  | x_addr_start               | 0000 Oddd dddd dddd     | 0<br>(0x0000)             |
| R12294<br>(R0x3006)  | y_addr_end                 | 0000 00dd dddd dddd     | 965<br>(0x03C5)           |
| R12296<br>(R0x3008)  | x_addr_end                 | 0000 Oddd dddd dddd     | 1283<br>(0x0503)          |
| R12298<br>(R0x300A)  | frame_length_lines         | dddd dddd dddd dddd     | 990<br>(0x03DE)           |
| R12300<br>(R0x300C)  | line_length_pck            | dddd dddd dddd ddd0     | 1430<br>(0x0596)          |
| R12302<br>(R0x300E)  | revision_number            | dddd dddd               | 16<br>(0x10)              |
| R12304<br>(R0x3010)  | lock_control               | dddd dddd dddd dddd     | 48879<br>(0xBEEF)         |
| R12306<br>(R0x3012)  | coarse_integration_time    | dddd dddd dddd dddd     | 16<br>(0x0010)            |
| R12308<br>(R0x3014)  | fine_integration_time      | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R12310<br>(R0x3016)  | coarse_integration_time_cb | dddd dddd dddd dddd     | 16<br>(0x0010)            |
| R12312<br>(R0x3018)  | fine_integration_time_cb   | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R12314<br>(R0x301A)  | reset_register             | d00d dddd dddd dddd     | 88<br>(0x0058)            |
| R12318<br>(R0x301E)  | data_pedestal              | 0000 dddd dddd dddd     | 168<br>(0x00A8)           |
| R12326<br>(R0x3026)  | gpi_status                 | 0000 0000 0000 ????     | 0<br>(0x0000)             |
| R12328<br>(R0x3028)  | row_speed                  | 0000 0000 0ddd 0000     | 16<br>(0x0010)            |
| R12330<br>(R0x302A)  | vt_pix_clk_div             | 0000 0000 dddd dddd     | 6<br>(0x0006)             |



Manufacturer-Specific Register List and Default Values (continued)
1 = read-only, always 1; 0 = read-only, always 0; d = programmable; ? = read-only, dynamic Table 1:

| Register<br>Dec(Hex) | Name               | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|--------------------|-------------------------|---------------------------|
| R12332<br>(R0x302C)  | vt_sys_clk_div     | 0000 0000 dddd          | 1<br>(0x0001)             |
| R12334<br>(R0x302E)  | pre_pll_clk_div    | 0000 0000 00dd dddd     | 2<br>(0x0002)             |
| R12336<br>(R0x3030)  | pll_multiplier     | 0000 0000 dddd dddd     | 44<br>(0x002C)            |
| R12338<br>(R0x3032)  | digital_binning    | 0000 0000 00dd 00dd     | 0<br>(0x0000)             |
| R12346<br>(R0x303A)  | frame_count        | dddd dddd dddd          | 65535<br>(0xFFFF)         |
| R12348<br>(R0x303C)  | frame_status       | 0000 0000 0000 00??     | 0<br>(0x0000)             |
| R12352<br>(R0x3040)  | read_mode          | dd00 0000 0000 0000     | 0<br>(0x0000)             |
| R12356<br>(R0x3044)  | dark_control       | dddd dddo d000 dd00     | 0<br>(0x0000)             |
| R12358<br>(R0x3046)  | flash              | ??00 000d d000 0000     | 0<br>(0x0000)             |
| R12374<br>(R0x3056)  | green1_gain        | 0000 0000 dddd dddd     | 32<br>(0x0020)            |
| R12376<br>(R0x3058)  | blue_gain          | 0000 0000 dddd dddd     | 32<br>(0x0020)            |
| R12378<br>(R0x305A)  | red_gain           | 0000 0000 dddd dddd     | 32<br>(0x0020)            |
| R12380<br>(R0x305C)  | green2_gain        | 0000 0000 dddd dddd     | 32<br>(0x0020)            |
| R12382<br>(R0x305E)  | global_gain        | 0000 0000 dddd dddd     | 32<br>(0x0020)            |
| R12388<br>(R0x3064)  | embedded_data_ctrl | 000d dddd d000 dddd     | 6530<br>(0x1982)          |
| R12398<br>(R0x306E)  | datapath_select    | dddd dddd 000d 00dd     | 37392<br>(0x9210)         |
| R12400<br>(R0x3070)  | test_pattern_mode  | 0000 0000 0000 0ddd     | 0<br>(0x0000)             |
| R12402<br>(R0x3072)  | test_data_red      | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12404<br>(R0x3074)  | test_data_greenr   | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12406<br>(R0x3076)  | test_data_blue     | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12408<br>(R0x3078)  | test_data_greenb   | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R12410<br>(R0x307A)  | test_raw_mode      | 0000 0000 0000 00dd     | 0<br>(0x0000)             |
| R12412<br>(R0x307C)  | exposure_t2        | ???? ???? ????          | 0<br>(0x0000)             |
| R12416<br>(R0x3080)  | exposure_t3        | ???? ???? ???? ????     | 0<br>(0x0000)             |



Manufacturer-Specific Register List and Default Values (continued)
1 = read-only, always 1; 0 = read-only, always 0; d = programmable; ? = read-only, dynamic Table 1:

| Register<br>Dec(Hex) | Name                   | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|------------------------|-------------------------|---------------------------|
| R12418<br>(R0x3082)  | operation_mode_ctrl    | 0000 0000 00dd dddd     | 41<br>(0x0029)            |
| R12420<br>(R0x3084)  | operation_mode_ctrl_cb | 0000 0000 00dd dd00     | 0<br>(0x0000)             |
| R12422<br>(R0x3086)  | seq_data_port          | dddd dddd dddd          | 0<br>(0x0000)             |
| R12424<br>(R0x3088)  | seq_ctrl_port          | ?d00 000d dddd dddd     | 49152<br>(0xC000)         |
| R12426<br>(R0x308A)  | x_addr_start_cb        | 0000 Oddd dddd dddd     | 0<br>(0x0000)             |
| R12428<br>(R0x308C)  | y_addr_start_cb        | 0000 00dd dddd dddd     | 2<br>(0x0002)             |
| R12430<br>(R0x308E)  | x_addr_end_cb          | 0000 Oddd dddd dddd     | 1283<br>(0x0503)          |
| R12432<br>(R0x3090)  | y_addr_end_cb          | 0000 00dd dddd dddd     | 965<br>(0x03C5)           |
| R12448<br>(R0x30A0)  | x_even_inc             | 0000 0000 0000 000?     | 1<br>(0x0001)             |
| R12450<br>(R0x30A2)  | x_odd_inc              | 0000 0000 0000 000d     | 1<br>(0x0001)             |
| R12452<br>(R0x30A4)  | y_even_inc             | 0000 0000 0000 000?     | 1<br>(0x0001)             |
| R12454<br>(R0x30A6)  | y_odd_inc              | 0000 0000 0ddd dddd     | 1<br>(0x0001)             |
| R12456<br>(R0x30A8)  | y_odd_inc_cb           | 0000 0000 0ddd dddd     | 1<br>(0x0001)             |
| R12458<br>(R0x30AA)  | frame_length_lines_cb  | dddd dddd dddd          | 990<br>(0x03DE)           |
| R12460<br>(R0x30AC)  | exposure_t1            | ???? ???? ????          | 16<br>(0x0010)            |
| R12464<br>(R0x30B0)  | digital_test           | dddd dddd dddd Odd0     | 4096<br>(0x1000)          |
| R12466<br>(R0x30B2)  | tempsens_data          | 0000 00dd dddd dddd     | 0<br>(0x0000)             |
| R12468<br>(R0x30B4)  | tempsens_ctrl          | 0000 0000 00dd dddd     | 0<br>(0x0000)             |
| R12474<br>(R0x30BA)  | digital_ctrl           | 0000 0000 dddd          | 3<br>(0x0003)             |
| R12476<br>(R0x30BC)  | green1_gain_cb         | 0000 0000 dddd dddd     | 32<br>(0x0020)            |
| R12478<br>(R0x30BE)  | blue_gain_cb           | 0000 0000 dddd dddd     | 32<br>(0x0020)            |
| R12480<br>(R0x30C0)  | red_gain_cb            | 0000 0000 dddd dddd     | 32<br>(0x0020)            |
| R12482<br>(R0x30C2)  | green2_gain_cb         | 0000 0000 dddd dddd     | 32<br>(0x0020)            |
| R12484<br>(R0x30C4)  | global_gain_cb         | 0000 0000 dddd dddd     | 32<br>(0x0020)            |



Table 1: Manufacturer-Specific Register List and Default Values (continued)

| R12486   tempsens_calib1   dddd dddd dddd dddd dddd (R02123)   (R02123)   (R0230C6)   tempsens_calib2   dddd dddd dddd dddd dddd dddd (R02124)   (R0230C6)   tempsens_calib3   dddd dddd dddd dddd dddd dddd (R0289AB)   S2749   (R0230CC)   tempsens_calib4   dddd dddd dddd dddd dddd dddd dddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Register<br>Dec(Hex) | Name                       | Data Format<br>(Binary) | Default Value<br>Dec(Hex)             |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|-------------------------|---------------------------------------|
| R12488   tempsens_calib2   dddd dddd dddd dddd dddd   17767 (0x4567)   R12490   tempsens_calib3   dddd dddd dddd dddd dddd   35243 (0x89AB)   R12492   tempsens_calib4   dddd dddd dddd dddd dddd dddd dddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                      | tempsens calib1            | dddd dddd dddd dddd     |                                       |
| R12490   tempsens_calib2   dddd dddd ddddd dddd dddd dddd dddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | , ,                  |                            |                         | <u> </u>                              |
| (ROX30CA)   tempsens_calib3   dddd dddd dddd dddd dddd dddd (ROX30CA)   tempsens_calib3   dddd dddd dddd dddd dddd dddd dddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                      | tempsens calib2            | dddd dddd dddd dddd     |                                       |
| R12492   tempsens_calib4   dddd dddd dddd dddd   (0x89AB)   R12492   tempsens_calib4   dddd dddd dddd dddd   (0xCDEF)   R12500   column_correction   ddd0 0000 0000 dddd   49159   (0xC007)   R12522   gain_offset_ctrl   dddd dddd dddd dddd dddd   (0x000)   (0xC000)   R12544   ae_ctrl_reg   0000 0000 dddd dddd   (0x0000)   R12546   ae_luma_target_reg   dddd dddd dddd dddd   (0x1770)   R12546   ae_list_target_reg   dddd dddd dddd dddd   (0x1770)   R12548   ae_hist_target_reg   dddd dddd dddd dddd   (0x1770)   R12548   ae_hist_target_reg   dddd dddd dddd dddd   (0x0000)   R12550   ae_hysteresis_reg   dddd dddd dddd dddd   (0x0000)   R12550   ae_min_ev_step_reg   0000 0000 dddd dddd   (0x0010)   R12552   ae_min_ev_step_reg   0000 0000 dddd dddd   (0x0010)   R12554   ae_max_ev_step_reg   0000 0000 dddd dddd   (0x0010)   R12556   ae_damp_offset_reg   dddd dddd dddd dddd   (0x0010)   R12556   ae_damp_gain_reg   dddd dddd dddd dddd   (0x0010)   R12550   ae_damp_max_reg   dddd dddd dddd dddd   (0x0010)   R12560   ae_damp_max_reg   dddd dddd dddd dddd   (0x0010)   R12560   ae_damp_max_reg   dddd dddd dddd dddd   (0x0010)   R12561   ae_deg_exposure_high_reg   dddd dddd dddd dddd   (0x0010)   R12562   ae_deg_exposure_low_reg   dddd dddd dddd dddd   (0x0010)   R12561   ae_deg_exposure_low_reg   dddd dddd dddd dddd   (0x0010)   R12561   ae_deg_exposure_low_reg   dddd dddd dddd dddd   (0x0010)   R12561   ae_deg_exposure_reg   dddd dddd dddd dddd   (0x0000)   R12561   ae_deg_gain_factor_inv_reg   dddd dddd dddd dddd dddd   (0x0000)   R12561   ae_deg_gain_factor_inv_reg   dddd dddd dddd dddd dddd   (0x0000)   R12572   ae_max_exposure_reg   dddd dddd dddd dddd dddd   (0x0000)   R12574   ae_min_exposure_reg   dddd dddd dddd dddd dddd   (0x0000)   R12576   ae_low_mean_target_reg   dddd dddd dddd dddd dddd   (0x0000)   R12570   ae_min_exposure_reg   dddd dddd dddd dddd dddd   (0x0000)   R12570   ae_inst_tow_thresh_reg   dddd dddd dddd dddd dddd   (0x0000)   R12570   ae_inst_tow_thresh_reg   dddd dddd dddd dddd dddd dddd   (0x0000)  |                      |                            |                         |                                       |
| (RX930CA)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      | tempsens calih3            | dddd dddd dddd dddd     |                                       |
| R12500   Column_correction   dddd oddd dddd dddd   (0xCDEF)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | , ,                  | tempsens_eanbs             | adda dada dada dada     | <u> </u>                              |
| R12500   R0x30D4    Column_correction   ddd0 0000 0000 dddd   49159   (0xC007)   R12522   gain_offset_ctrl   dddd dddd dddd dddd   (0xOcC00)   R12544   ae_trl_reg   0000 0000 dddd dddd   (0x0000)   R12546   ae_luma_target_reg   dddd dddd dddd dddd dddd   (0x0000)   R12548   ae_hist_target_reg   dddd dddd dddd dddd dddd   dddd dddd   (0x1770)   R12550   ae_hysteresis_reg   dddd dddd dddd dddd   (0x7333)   R12550   ae_mra_ev_step_reg   0000 0000 dddd dddd   (0x7333)   R12552   ae_min_ev_step_reg   0000 0000 dddd dddd   (0x7333)   R12554   ae_mra_ev_step_reg   0000 0000 dddd dddd   (0x7333)   R12554   ae_mra_ev_step_reg   0000 0000 dddd dddd   (0x0000)   R12556   (R0x310A)   ae_mra_ev_step_reg   dddd dddd dddd dddd dddd   (0x0000)   R12556   ae_damp_offset_reg   dddd dddd dddd dddd   (0x0010)   R12558   ae_damp_asin_reg   dddd dddd dddd dddd   (0x0010)   R12558   ae_damp_max_reg   dddd dddd dddd dddd   (0x0010)   R12556   ae_damp_max_reg   dddd dddd dddd dddd   (0x0010)   R12560   ae_damp_max_reg   dddd dddd dddd dddd   (0x0010)   R12561   ae_dcg_exposure_high_reg   dddd dddd dddd dddd   (0x0010)   R12562   ae_dcg_exposure_low_reg   dddd dddd dddd dddd   (0x2800)   R12564   ae_dcg_exposure_low_reg   dddd dddd dddd dddd   (0x0000)   R12566   ae_dcg_gain_factor_reg   dddd dddd dddd dddd   (0x0000)   R12566   ae_dcg_gain_factor_reg   dddd dddd dddd dddd   (0x0400)   R12568   ae_dcg_gain_factor_inv_reg   dddd dddd dddd dddd dddd   (0x0400)   R12572   ae_max_exposure_reg   dddd dddd dddd dddd dddd   (0x0001)   R12572   ae_max_exposure_reg   dddd dddd dddd dddd dddd   (0x0001)   R12572   ae_max_exposure_reg   dddd dddd dddd dddd dddd dddd   (0x0001)   R12576   ae_min_exposure_reg   dddd dddd dddd dddd dddd dddd   (0x0001)   R12576   ae_min_exposure_reg   dddd dddd dddd dddd dddd   (0x0001)   R12578   ae_min_exposure_reg   dddd dddd dddd dddd dddd   (0x0001)   R12578   ae_min_exposure_reg   dddd dddd dddd dddd dddd dddd   (0x00001)   R12580   ae_hist_low_thresh_reg   dddd dddd dddd dddd dddd   (0x00001)   R12580   ae_h |                      | tempsens calib4            | dddd dddd dddd dddd     |                                       |
| R12552   gain_offset_ctrl   dddd dddd dddd dddd   (0xC007)     R12522   gain_offset_ctrl   dddd dddd dddd dddd   (0xC007)     R12544   ae_trl_reg   0000 0000 dddd dddd   (0x0000)     R12546   ae_luma_target_reg   dddd dddd dddd dddd   (0x1770)     R12548   ae_hist_target_reg   dddd dddd dddd dddd   (0x1770)     R12548   ae_hist_target_reg   dddd dddd dddd dddd   (0x1770)     R12548   ae_hist_target_reg   dddd dddd dddd dddd   (0x1770)     R12550   ae_hysteresis_reg   dddd dddd dddd dddd   (0x7333)     R12551   ae_min_ev_step_reg   0000 0000 dddd dddd   (0x0010)     R12554   ae_max_ev_step_reg   0000 0000 dddd dddd   (0x0010)     R12556   ae_damp_offset_reg   dddd dddd dddd   (0x0010)     R12558   ae_damp_gain_reg   dddd dddd dddd dddd   (0x0010)     R12558   ae_damp_gain_reg   dddd dddd dddd dddd   (0x0010)     R12550   ae_damp_max_reg   dddd dddd dddd dddd   (0x0010)     R12560   ae_dcg_exposure_ligh_reg   dddd dddd dddd dddd   (0x2800)     R12561   ae_dcg_exposure_low_reg   dddd dddd dddd dddd   (0x2800)     R12562   ae_dcg_gain_factor_reg   dddd dddd dddd dddd   (0x0800)     R12563   ae_dcg_gain_factor_reg   dddd dddd dddd dddd   (0x0800)     R12564   ae_dcg_gain_factor_reg   dddd dddd dddd dddd   (0x0800)     R12565   ae_max_exposure_reg   dddd dddd dddd dddd   (0x0800)     R12566   ae_dcg_gain_factor_inv_reg   dddd dddd dddd dddd   (0x0040)     R12570   ae_max_exposure_reg   dddd dddd dddd dddd   (0x0040)     R12571   ae_max_exposure_reg   dddd dddd dddd dddd dddd   (0x0060)     R12572   ae_max_exposure_reg   dddd dddd dddd dddd dddd   (0x0060)     R12573   ae_min_exposure_reg   dddd dddd dddd dddd ddd   (0x0060)     R12576   ae_list_fur_thesh_reg   dddd dddd dddd dddd ddd   (0x065C)     R12580   ae_dray fur_thesh_reg   dddd dddd dddd dddd dddd   (0x065C)     R12580   ar day fur_thesh_reg   dddd dddd dddd dddd dddd dddd   |                      |                            |                         |                                       |
| R12522   gain_offset_ctrl   dddd dddd dddd dddd dddd   3072   (0x0C00)     R12544   ae_trl_reg   0000 0000 dddd dddd   (0x0000)     R12546   ae_luma_target_reg   dddd dddd dddd dddd   (0x0770)     R12548   ae_hist_target_reg   dddd dddd dddd dddd   49152   (0xC000)     R12550   ae_hysteresis_reg   dddd dddd dddd dddd   29491   (0x7333)     R12552   ae_min_ev_step_reg   0000 0000 dddd dddd   29491   (0x7333)     R12552   ae_min_ev_step_reg   0000 0000 dddd dddd   (0x07333)     R12554   ae_max_ev_step_reg   0000 0000 dddd dddd   (0x0010)     R12556   ae_damp_offset_reg   dddd dddd dddd dddd   (0x0010)     R12556   ae_damp_sain_reg   dddd dddd dddd dddd   (0x0010)     R12558   ae_damp_gain_reg   dddd dddd dddd dddd   (0x0010)     R12560   ae_damp_max_reg   dddd dddd dddd dddd   (0x0010)     R12560   ae_damp_max_reg   dddd dddd dddd dddd   (0x0010)     R12561   ae_dcg_exposure_high_reg   dddd dddd dddd dddd   (0x0010)     R12562   ae_dcg_exposure_low_reg   dddd dddd dddd dddd   (0x0800)     R12568   ae_dcg_gain_factor_inv_reg   dddd dddd dddd dddd   (0x0800)     R12568   ae_dcg_gain_factor_inv_reg   dddd dddd dddd dddd   (0x0040)     R12568   ae_max_exposure_reg   dddd dddd dddd dddd   (0x0040)     R12572   ae_max_exposure_reg   dddd dddd dddd dddd   (0x0040)     R12576   ae_min_exposure_reg   dddd dddd dddd dddd   (0x0040)     R12576   ae_min_exposure_reg   dddd dddd dddd dddd dddd   (0x0040)     R12576   ae_max_exposure_reg   dddd dddd dddd dddd dddd   (0x0040)     R12576   ae_max_exposure_reg   dddd dddd dddd dddd dddd   (0x0060)     R12578   ae_hist_low_thresh_reg   dddd dddd dddd dddd dddd   (0x005C)     R12580   ae_dst_cur_thresh_reg   dddd dddd dddd dddd dddd   (0x005C)     R12580   ae_dst_cur_thresh_reg   dddd dddd dddd dddd dddd   (0x005C)     R12580   ac_dst_cur_thresh_reg   dddd dddd dddd dddd dddd   (0x005C)     R12580   ac_dst_cur_thresh_reg   dddd dddd dddd dddd dddd   (0x005C)     R12580   ac_dst_cur_thresh_reg   dddd dddd dddd dddd dddd dddd   (0x005C)     R12580   ac_dst_cur_thresh_reg   dddd ddd |                      | column correction          | ddd0 0000 0000 dddd     |                                       |
| R2554   R0x3104   R2556   R0x3105   R2556   R0x3106   R2556   R0x3106   R2562   R0x3107   R2566   R0x3107   R2566   R0x3107   R2566   R0x3107   R2566   R0x3107   R2566   R0x3107   R2566   R2568   R0x3107   R2568   R0x3107   R2568   R0x3107   R2568   R2568   R0x3107   R2556   R2568   R2568   R2566   R2568   R2560   R2566   R2660   R25660   R2566 |                      | _                          |                         | <u> </u>                              |
| R12544                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      | gain_offset_ctrl           | dddd dd0d dddd dddd     |                                       |
| R12546   ae_luma_target_reg   dddd dddd dddd dddd dddd dddd dddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                      |                            |                         | · · · · · · · · · · · · · · · · · · · |
| R12546 (R0x3102)   ae_luma_target_reg   dddd dddd dddd dddd dddd   (0x1770)   R12548 (R0x3104)   ae_hist_target_reg   dddd dddd dddd dddd dddd dddd dddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                      | ae_ctrl_reg                | 0000 0000 dddd dddd     |                                       |
| R12548                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      |                            |                         | <u> </u>                              |
| R12548                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      | ae_luma_target_reg         | dddd dddd dddd dddd     |                                       |
| R0x3104    ae_hist_target_reg   dddd dddd dddd   (0xC000)     R12550                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                      |                            |                         | <u> </u>                              |
| R12550 (R0x3106)   ae_hysteresis_reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                      | ae hist target reg         | dddd dddd dddd dddd     |                                       |
| R0x3106    ae_nysteresis_reg   dddd dddd dddd dddd   (0x7333)     R12552                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                      |                            |                         |                                       |
| R12552                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      | ae_hysteresis_reg          | dddd dddd dddd dddd     |                                       |
| R0x3108    ae_min_ev_step_reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                            |                         | <u> </u>                              |
| R12554   ae_max_ev_step_reg   0000 0000 dddd dddd   2 (0x0002)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      | ae_min_ev_step_reg         | 0000 0000 dddd dddd     |                                       |
| R0x310A    ae_max_ev_step_reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                            |                         |                                       |
| R12556   ae_damp_offset_reg   dddd dddd dddd dddd dddd dddd dddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                      | ae_max_ev_step_reg         | 0000 0000 dddd dddd     | _                                     |
| (R0x310C)         ae_damp_offset_reg         dddd dddd dddd dddd dddd         (0x0010)           R12558<br>(R0x310E)         ae_damp_gain_reg         dddd dddd dddd dddd dddd         16<br>(0x0010)           R12560<br>(R0x3110)         ae_damp_max_reg         dddd dddd dddd dddd dddd         224<br>(0x00E0)           R12562<br>(R0x3112)         ae_dcg_exposure_high_reg         dddd dddd dddd dddd dddd         10240<br>(0x2800)           R12564<br>(R0x3114)         ae_dcg_exposure_low_reg         dddd dddd dddd dddd dddd         2048<br>(0x0800)           R12566<br>(R0x3116)         ae_dcg_gain_factor_reg         dddd dddd dddd dddd dddd         1024<br>(0x0400)           R12568<br>(R0x3118)         ae_dcg_gain_factor_inv_reg         dddd dddd dddd dddd dddd         64<br>(0x0040)           R12572<br>(R0x311C)         ae_max_exposure_reg         dddd dddd dddd dddd dddd         672<br>(0x02A0)           R12574<br>(R0x311E)         ae_min_exposure_reg         dddd dddd dddd dddd dddd         1<br>(0x0001)           R12576<br>(R0x3120)         ae_low_mean_target_reg         dddd dddd dddd dddd dddd         100<br>(0x0064)           R12578<br>(R0x3122)         ae_hist_low_thresh_reg         dddd dddd dddd dddd dddd         3932<br>(0x0F5C)           R12580         ae ark cur thresh_reg         dddd dddd dddd dddd dddd         32767                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |                            |                         |                                       |
| R12558                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      | ae_damp_offset_reg         | dddd dddd dddd          |                                       |
| R12560                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      |                            |                         | <u> </u>                              |
| R12560                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      | ae_damp_gain_reg           | dddd dddd dddd          |                                       |
| (R0x3110)         ae_damp_max_reg         dddd dddd dddd dddd dddd         (0x00E0)           R12562<br>(R0x3112)         ae_dcg_exposure_high_reg         dddd dddd dddd dddd dddd         10240<br>(0x2800)           R12564<br>(R0x3114)         ae_dcg_exposure_low_reg         dddd dddd dddd dddd dddd         2048<br>(0x0800)           R12566<br>(R0x3116)         ae_dcg_gain_factor_reg         dddd dddd dddd dddd dddd         1024<br>(0x0400)           R12568<br>(R0x3118)         ae_dcg_gain_factor_inv_reg         dddd dddd dddd dddd dddd         64<br>(0x0040)           R12572<br>(R0x311C)         ae_max_exposure_reg         dddd dddd dddd dddd dddd         672<br>(0x02A0)           R12574<br>(R0x311E)         ae_min_exposure_reg         dddd dddd dddd dddd dddd         100<br>(0x0064)           R12576<br>(R0x3120)         ae_low_mean_target_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                            |                         | <u> </u>                              |
| R12562<br>(R0x3112)         ae_dcg_exposure_high_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                      | ae_damp_max_reg            | dddd dddd dddd          |                                       |
| (R0x3112)         ae_dcg_exposure_nign_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                      |                            |                         |                                       |
| R12564<br>(R0x3114)         ae_dcg_exposure_low_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                      | ae_dcg_exposure_high_reg   | dddd dddd dddd          |                                       |
| (R0x3114)         ae_dcg_exposure_low_reg         dddd dddd dddd dddd dddd         (0x0800)           R12566<br>(R0x3116)         ae_dcg_gain_factor_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                            |                         | <u> </u>                              |
| R12566                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      | ae_dcg_exposure_low_reg    | dddd dddd dddd          |                                       |
| (R0x3116)         ae_dcg_gain_factor_reg         dddd dddd dddd dddd dddd         (0x0400)           R12568<br>(R0x3118)         ae_dcg_gain_factor_inv_reg         dddd dddd dddd dddd dddd         64<br>(0x0040)           R12572<br>(R0x311C)         ae_max_exposure_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                      |                            |                         |                                       |
| R12568<br>(R0x3118)         ae_dcg_gain_factor_inv_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                      | ae_dcg_gain_factor_reg     | dddd dddd dddd          |                                       |
| (R0x3118)         ae_dcg_gain_factor_inv_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                      |                            |                         |                                       |
| R12572<br>(R0x311C)         ae_max_exposure_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                      | ae_dcg_gain_factor_inv_reg | dddd dddd dddd          |                                       |
| (R0x311C)         ae_max_exposure_reg         dddd dddd dddd dddd dddd dddd         (0x02A0)           R12574<br>(R0x311E)         ae_min_exposure_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                      |                            |                         | <u> </u>                              |
| R12574<br>(R0x311E)         ae_min_exposure_reg         dddd dddd dddd dddd dddd dddd         1<br>(0x0001)           R12576<br>(R0x3120)         ae_low_mean_target_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      | ae_max_exposure_reg        | dddd dddd dddd          | -                                     |
| (R0x311E)         ae_min_exposure_reg         dddd dddd dddd dddd dddd dddd         (0x0001)           R12576<br>(R0x3120)         ae_low_mean_target_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                      |                            |                         |                                       |
| R12576<br>(R0x3120)         ae_low_mean_target_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                      | ae_min_exposure_reg        | dddd dddd dddd          | _                                     |
| (R0x3120)         ae_low_mean_target_reg         dddd dddd dddd dddd dddd dddd         (0x0064)           R12578<br>(R0x3122)         ae_hist_low_thresh_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                      |                            |                         | <u> </u>                              |
| R12578<br>(R0x3122)         ae_hist_low_thresh_reg         dddd dddd dddd dddd dddd ddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                      | ae_low_mean_target_reg     | dddd dddd dddd          |                                       |
| (R0x3122) ae_hist_low_thresh_reg dddd dddd dddd dddd dddd dddd dddd d                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      |                            |                         |                                       |
| R12580 ae dark cur threch reg dddd dddd dddd dddd dddd dddd dddd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                      | ae_hist_low_thresh_reg     | dddd dddd dddd          |                                       |
| I SE MARK CUR THRESH REG I MANA AND AND AND I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                      |                            |                         |                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | (R0x3124)            | ae_dark_cur_thresh_reg     | dddd dddd dddd          | (0x7FFF)                              |



Manufacturer-Specific Register List and Default Values (continued)
1 = read-only, always 1; 0 = read-only, always 0; d = programmable; ? = read-only, dynamic Table 1:

| Register<br>Dec(Hex) | Name                       | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|----------------------------|-------------------------|---------------------------|
| R12582<br>(R0x3126)  | ae_alpha_v1_reg            | dddd dddd dddd dddd     | 80<br>(0x0050)            |
| R12584<br>(R0x3128)  | ae_alpha_coef_reg          | dddd dddd dddd dddd     | 1260<br>(0x04EC)          |
| R12586<br>(R0x312A)  | ae_current_gains           | 0000 0??? ???? ????     | 32<br>(0x0020)            |
| R12608<br>(R0x3140)  | ae_roi_x_start_offset      | 0000 0ddd dddd ddd0     | 0<br>(0x0000)             |
| R12610<br>(R0x3142)  | ae_roi_y_start_offset      | 0000 00dd dddd ddd0     | 0<br>(0x0000)             |
| R12612<br>(R0x3144)  | ae_roi_x_size              | 0000 0ddd dddd ddd0     | 1284<br>(0x0504)          |
| R12614<br>(R0x3146)  | ae_roi_y_size              | 0000 00dd dddd ddd0     | 964<br>(0x03C4)           |
| R12616<br>(R0x3148)  | ae_hist_begin_perc         | dddd dddd dddd dddd     | 656<br>(0x0290)           |
| R12618<br>(R0x314A)  | ae_hist_end_perc           | dddd dddd dddd dddd     | 65535<br>(0xFFFF)         |
| R12620<br>(R0x314C)  | ae_hist_div                | dddd dddd dddd dddd     | 256<br>(0x0100)           |
| R12622<br>(R0x314E)  | ae_norm_width_min          | dddd dddd dddd dddd     | 32<br>(0x0020)            |
| R12624<br>(R0x3150)  | ae_mean_h                  | 0000 0000 0000 ????     | 0<br>(0x0000)             |
| R12626<br>(R0x3152)  | ae_mean_l                  | 2777 7777 7777          | 0<br>(0x0000)             |
| R12628<br>(R0x3154)  | ae_hist_begin_h            | 0000 0000 0000 ????     | 0<br>(0x0000)             |
| R12630<br>(R0x3156)  | ae_hist_begin_l            | 2777 7777 7777          | 0<br>(0x0000)             |
| R12632<br>(R0x3158)  | ae_hist_end_h              | 0000 0000 0000 ????     | 0<br>(0x0000)             |
| R12634<br>(R0x315A)  | ae_hist_end_l              | 2777 7777 7777          | 0<br>(0x0000)             |
| R12636<br>(R0x315C)  | ae_hist_end_mean_h         | 0000 0000 0000 ????     | 0<br>(0x0000)             |
| R12638<br>(R0x315E)  | ae_hist_end_mean_l         | ????? ????? ?????       | 0<br>(0x0000)             |
| R12640<br>(R0x3160)  | ae_perc_low_end            | ???? ???? ????          | 0<br>(0x0000)             |
| R12642<br>(R0x3162)  | ae_norm_abs_dev            | ???? ???? ????          | 0<br>(0x0000)             |
| R12644<br>(R0x3164)  | ae_coarse_integration_time | ???? ???? ????          | 1<br>(0x0001)             |
| R12646<br>(R0x3166)  | ae_ag_exposure_hi          | dddd dddd dddd          | 671<br>(0x029F)           |
| R12648<br>(R0x3168)  | ae_ag_exposure_lo          | dddd dddd dddd          | 280<br>(0x0118)           |



Table 1: Manufacturer-Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name             | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|------------------|-------------------------|---------------------------|
| R12650<br>(R0x316A)  | ae_ag_gain1      | dddd dddd dddd          | 512<br>(0x0200)           |
| R12652<br>(R0x316C)  | ae_ag_gain2      | dddd dddd dddd          | 512<br>(0x0200)           |
| R12654<br>(R0x316E)  | ae_ag_gain3      | dddd dddd dddd          | 512<br>(0x0200)           |
| R12656<br>(R0x3170)  | ae_inv_ag_gain1  | dddd dddd dddd          | 128<br>(0x0080)           |
| R12658<br>(R0x3172)  | ae_inv_ag_gain2  | dddd dddd dddd dddd     | 128<br>(0x0080)           |
| R12660<br>(R0x3174)  | ae_inv_ag_gain3  | dddd dddd dddd          | 128<br>(0x0080)           |
| R12672<br>(R0x3180)  | delta_dk_control | dddd 0000 0000 0000     | 32768<br>(0x8000)         |
| R12674<br>(R0x3182)  | delta_dk_clip    | dddd dddd dddd          | 32767<br>(0x7FFF)         |
| R12676<br>(R0x3184)  | delta_dk_t1      | ???? ???? ???? ????     | 0<br>(0x0000)             |
| R12678<br>(R0x3186)  | delta_dk_t2      | ???? ???? ???? ????     | 0<br>(0x0000)             |
| R12680<br>(R0x3188)  | delta_dk_t3      | ???? ???? ????          | 0<br>(0x0000)             |
| R12682<br>(R0x318A)  | hdr_mc_ctrl1     | 0000 dddd dddd dddd     | 4000<br>(0x0FA0)          |
| R12684<br>(R0x318C)  | hdr_mc_ctrl2     | dddd dddd dddd          | 64<br>(0x0040)            |
| R12686<br>(R0x318E)  | hdr_mc_ctrl3     | dddd 00dd dddd dddd     | 272<br>(0x0110)           |
| R12688<br>(R0x3190)  | hdr_mc_ctrl4     | dddd dddd dddd dddd     | 19360<br>(0x4BA0)         |
| R12690<br>(R0x3192)  | hdr_mc_ctrl5     | 000d dddd dddd dddd     | 1024<br>(0x0400)          |
| R12692<br>(R0x3194)  | hdr_mc_ctrl6     | 0000 dddd dddd dddd     | 3000<br>(0x0BB8)          |
| R12694<br>(R0x3196)  | hdr_mc_ctrl7     | 0000 dddd dddd dddd     | 3500<br>(0x0DAC)          |
| R12696<br>(R0x3198)  | hdr_mc_ctrl8     | 0000 dddd dddd dddd     | 4000<br>(0x0FA0)          |
| R12698<br>(R0x319A)  | hdr_comp_knee1   | 000? ???? 000? ????     | 4107<br>(0x100B)          |
| R12700<br>(R0x319C)  | hdr_comp_knee2   | 0000 0000 000? ????     | 20<br>(0x0014)            |
| R12702<br>(R0x319E)  | hdr_mc_ctrl9     | dddd dddd dddd          | 24704<br>(0x6080)         |
| R12704<br>(R0x31A0)  | hdr_mc_ctrl10    | 0000 dddd dddd dddd     | 2976<br>(0x0BA0)          |
| R12706<br>(R0x31A2)  | hdr_mc_ctrl11    | 0000 dddd dddd dddd     | 3000<br>(0x0BB8)          |



Table 1: Manufacturer-Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name                       | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|----------------------------|-------------------------|---------------------------|
| R12736<br>(R0x31C0)  | hispi_timing               | Oddd dddd dddd dddd     | 0<br>(0x0000)             |
| R12742               |                            |                         | 32768                     |
| (R0x31C6)            | hispi_control_status       | ??00 00dd dddd dd00     | (0x8000)                  |
| R12744               | hispi_crc_0                | ???? ???? ????          | 65535                     |
| (R0x31C8)            | mspi_crc_0                 |                         | (0xFFFF)                  |
| R12746<br>(R0x31CA)  | hispi_crc_1                | וווו וווו וווו וווו     | 65535<br>(0xFFFF)         |
| R12748<br>(R0x31CC)  | hispi_crc_2                | ????? ????? ?????       | 65535<br>(0xFFFF)         |
| R12750<br>(R0x31CE)  | hispi_crc_3                | ???? ???? ????          | 65535<br>(0xFFFF)         |
| R12752<br>(R0x31D0)  | hdr_comp                   | 0000 0000 00dd          | 0<br>(0x0000)             |
| R12754<br>(R0x31D2)  | stat_frame_id              | dddd dddd dddd          | 0<br>(0x0000)             |
| R12758<br>(R0x31D6)  | i2c_wrt_checksum           | dddd dddd dddd          | 65535<br>(0xFFFF)         |
| R12768<br>(R0x31E0)  | pix_def_id                 | d000 0000 0000 00dd     | 0<br>(0x0000)             |
| R12770<br>(R0x31E2)  | pix_def_id_base_ram        | 000d dddd dddd dddd     | 0<br>(0x0000)             |
| R12772<br>(R0x31E4)  | pix_def_id_stream_ram      | 000d dddd dddd dddd     | 0<br>(0x0000)             |
| R12774<br>(R0x31E6)  | pix_def_ram_rd_addr        | dooo oooo dddd dddd     | 0<br>(0x0000)             |
| R12776<br>(R0x31E8)  | horizontal_cursor_position | 0000 00dd dddd dddd     | 0<br>(0x0000)             |
| R12778<br>(R0x31EA)  | vertical_cursor_position   | 0000 Oddd dddd dddd     | 0<br>(0x0000)             |
| R12780<br>(R0x31EC)  | horizontal_cursor_width    | 0000 00dd dddd dddd     | 0<br>(0x0000)             |
| R12782<br>(R0x31EE)  | vertical_cursor_width      | 0000 Oddd dddd dddd     | 0<br>(0x0000)             |
| R12788<br>(R0x31F4)  | fuse_id1                   | dddd dddd dddd          | 0<br>(0x0000)             |
| R12790<br>(R0x31F6)  | fuse_id2                   | dddd dddd dddd          | 0<br>(0x0000)             |
| R12792<br>(R0x31F8)  | fuse_id3                   | dddd dddd dddd          | 0<br>(0x0000)             |
| R12794<br>(R0x31FA)  | fuse_id4                   | dddd dddd dddd          | 0<br>(0x0000)             |
| R12796<br>(R0x31FC)  | i2c_ids                    | dddd dddd dddd          | 12320<br>(0x3020)         |
| R14336<br>(R0x3800)  | otpm_data_0                | dddd dddd dddd          | 0<br>(0x0000)             |
| R14338<br>(R0x3802)  | otpm_data_1                | dddd dddd dddd          | 0<br>(0x0000)             |



Manufacturer-Specific Register List and Default Values (continued)
1 = read-only, always 1; 0 = read-only, always 0; d = programmable; ? = read-only, dynamic Table 1:

| Register<br>Dec(Hex) | Name         | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|--------------|-------------------------|---------------------------|
| R14340<br>(R0x3804)  | otpm_data_2  | dddd dddd dddd          | 0<br>(0x0000)             |
| R14342<br>(R0x3806)  | otpm_data_3  | dddd dddd dddd          | 0<br>(0x0000)             |
| R14344<br>(R0x3808)  | otpm_data_4  | dddd dddd dddd          | 0<br>(0x0000)             |
| R14346<br>(R0x380A)  | otpm_data_5  | dddd dddd dddd          | 0<br>(0x0000)             |
| R14348<br>(R0x380C)  | otpm_data_6  | dddd dddd dddd          | 0<br>(0x0000)             |
| R14350<br>(R0x380E)  | otpm_data_7  | dddd dddd dddd          | 0<br>(0x0000)             |
| R14352<br>(R0x3810)  | otpm_data_8  | dddd dddd dddd          | 0<br>(0×0000)             |
| R14354<br>(R0x3812)  | otpm_data_9  | dddd dddd dddd          | 0<br>(0x0000)             |
| R14356<br>(R0x3814)  | otpm_data_10 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14358<br>(R0x3816)  | otpm_data_11 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14360<br>(R0x3818)  | otpm_data_12 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14362<br>(R0x381A)  | otpm_data_13 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14364<br>(R0x381C)  | otpm_data_14 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14366<br>(R0x381E)  | otpm_data_15 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14368<br>(R0x3820)  | otpm_data_16 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14370<br>(R0x3822)  | otpm_data_17 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14372<br>(R0x3824)  | otpm_data_18 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14374<br>(R0x3826)  | otpm_data_19 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14376<br>(R0x3828)  | otpm_data_20 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14378<br>(R0x382A)  | otpm_data_21 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14380<br>(R0x382C)  | otpm_data_22 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14382<br>(R0x382E)  | otpm_data_23 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14384<br>(R0x3830)  | otpm_data_24 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14386<br>(R0x3832)  | otpm_data_25 | dddd dddd dddd          | 0<br>(0x0000)             |



Table 1: Manufacturer-Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name         | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |  |
|----------------------|--------------|-------------------------|---------------------------|--|
| R14388<br>(R0x3834)  | otpm_data_26 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14390<br>(R0x3836)  | otpm_data_27 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14392<br>(R0x3838)  | otpm_data_28 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14394<br>(R0x383A)  | otpm_data_29 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14396<br>(R0x383C)  | otpm_data_30 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14398<br>(R0x383E)  | otpm_data_31 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14400<br>(R0x3840)  | otpm_data_32 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14402<br>(R0x3842)  | otpm_data_33 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14404<br>(R0x3844)  | otpm_data_34 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14406<br>(R0x3846)  | otpm_data_35 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14408<br>(R0x3848)  | otpm_data_36 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14410<br>(R0x384A)  | otpm_data_37 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14412<br>(R0x384C)  | otpm_data_38 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14414<br>(R0x384E)  | otpm_data_39 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14416<br>(R0x3850)  | otpm_data_40 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14418<br>(R0x3852)  | otpm_data_41 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14420<br>(R0x3854)  | otpm_data_42 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14422<br>(R0x3856)  | otpm_data_43 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14424<br>(R0x3858)  | otpm_data_44 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14426<br>(R0x385A)  | otpm_data_45 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14428<br>(R0x385C)  | otpm_data_46 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14430<br>(R0x385E)  | otpm_data_47 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14432<br>(R0x3860)  | otpm_data_48 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14434<br>(R0x3862)  | otpm_data_49 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |



Table 1: Manufacturer-Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name         | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |  |
|----------------------|--------------|-------------------------|---------------------------|--|
| R14436<br>(R0x3864)  | otpm_data_50 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14438<br>(R0x3866)  | otpm_data_51 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14440<br>(R0x3868)  | otpm_data_52 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14442<br>(R0x386A)  | otpm_data_53 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14444<br>(R0x386C)  | otpm_data_54 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14446<br>(R0x386E)  | otpm_data_55 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14448<br>(R0x3870)  | otpm_data_56 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14450<br>(R0x3872)  | otpm_data_57 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14452<br>(R0x3874)  | otpm_data_58 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14454<br>(R0x3876)  | otpm_data_59 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14456<br>(R0x3878)  | otpm_data_60 | dddd dddd dddd          | 0<br>(0×0000)             |  |
| R14458<br>(R0x387A)  | otpm_data_61 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14460<br>(R0x387C)  | otpm_data_62 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14462<br>(R0x387E)  | otpm_data_63 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14464<br>(R0x3880)  | otpm_data_64 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14466<br>(R0x3882)  | otpm_data_65 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14468<br>(R0x3884)  | otpm_data_66 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14470<br>(R0x3886)  | otpm_data_67 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14472<br>(R0x3888)  | otpm_data_68 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14474<br>(R0x388A)  | otpm_data_69 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14476<br>(R0x388C)  | otpm_data_70 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14478<br>(R0x388E)  | otpm_data_71 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14480<br>(R0x3890)  | otpm_data_72 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14482<br>(R0x3892)  | otpm_data_73 | dddd dddd dddd          | 0<br>(0x0000)             |  |



Table 1:

Manufacturer-Specific Register List and Default Values (continued)
1 = read-only, always 1; 0 = read-only, always 0; d = programmable; ? = read-only, dynamic

| Register<br>Dec(Hex) | Name         | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|--------------|-------------------------|---------------------------|
| R14484<br>(R0x3894)  | otpm_data_74 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14486<br>(R0x3896)  | otpm_data_75 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14488<br>(R0x3898)  | otpm_data_76 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14490<br>(R0x389A)  | otpm_data_77 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14492<br>(R0x389C)  | otpm_data_78 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14494<br>(R0x389E)  | otpm_data_79 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14496<br>(R0x38A0)  | otpm_data_80 | dddd dddd dddd dddd     | 0<br>(0×0000)             |
| R14498<br>(R0x38A2)  | otpm_data_81 | dddd dddd dddd          | 0<br>(0×0000)             |
| R14500<br>(R0x38A4)  | otpm_data_82 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14502<br>(R0x38A6)  | otpm_data_83 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14504<br>(R0x38A8)  | otpm_data_84 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14506<br>(R0x38AA)  | otpm_data_85 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14508<br>(R0x38AC)  | otpm_data_86 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14510<br>(R0x38AE)  | otpm_data_87 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14512<br>(R0x38B0)  | otpm_data_88 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14514<br>(R0x38B2)  | otpm_data_89 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14516<br>(R0x38B4)  | otpm_data_90 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14518<br>(R0x38B6)  | otpm_data_91 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14520<br>(R0x38B8)  | otpm_data_92 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14522<br>(R0x38BA)  | otpm_data_93 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14524<br>(R0x38BC)  | otpm_data_94 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14526<br>(R0x38BE)  | otpm_data_95 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14528<br>(R0x38C0)  | otpm_data_96 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14530<br>(R0x38C2)  | otpm_data_97 | dddd dddd dddd          | 0<br>(0x0000)             |



Table 1:

Manufacturer-Specific Register List and Default Values (continued)
1 = read-only, always 1; 0 = read-only, always 0; d = programmable; ? = read-only, dynamic

| Register<br>Dec(Hex) | Name          | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|---------------|-------------------------|---------------------------|
| R14532<br>(R0x38C4)  | otpm_data_98  | dddd dddd dddd          | 0<br>(0x0000)             |
| R14534<br>(R0x38C6)  | otpm_data_99  | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14536<br>(R0x38C8)  | otpm_data_100 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14538<br>(R0x38CA)  | otpm_data_101 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14540<br>(R0x38CC)  | otpm_data_102 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14542<br>(R0x38CE)  | otpm_data_103 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14544<br>(R0x38D0)  | otpm_data_104 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14546<br>(R0x38D2)  | otpm_data_105 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14548<br>(R0x38D4)  | otpm_data_106 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14550<br>(R0x38D6)  | otpm_data_107 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14552<br>(R0x38D8)  | otpm_data_108 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14554<br>(R0x38DA)  | otpm_data_109 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14556<br>(R0x38DC)  | otpm_data_110 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14558<br>(R0x38DE)  | otpm_data_111 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14560<br>(R0x38E0)  | otpm_data_112 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14562<br>(R0x38E2)  | otpm_data_113 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14564<br>(R0x38E4)  | otpm_data_114 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14566<br>(R0x38E6)  | otpm_data_115 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14568<br>(R0x38E8)  | otpm_data_116 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14570<br>(R0x38EA)  | otpm_data_117 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14572<br>(R0x38EC)  | otpm_data_118 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14574<br>(R0x38EE)  | otpm_data_119 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14576<br>(R0x38F0)  | otpm_data_120 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14578<br>(R0x38F2)  | otpm_data_121 | dddd dddd dddd          | 0<br>(0x0000)             |



Table 1: Manufacturer-Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name          | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |  |
|----------------------|---------------|-------------------------|---------------------------|--|
| R14580<br>(R0x38F4)  | otpm_data_122 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14582<br>(R0x38F6)  | otpm_data_123 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14584<br>(R0x38F8)  | otpm_data_124 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14586<br>(R0x38FA)  | otpm_data_125 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14588<br>(R0x38FC)  | otpm_data_126 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14590<br>(R0x38FE)  | otpm_data_127 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14592<br>(R0x3900)  | otpm_data_128 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14594<br>(R0x3902)  | otpm_data_129 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14596<br>(R0x3904)  | otpm_data_130 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14598<br>(R0x3906)  | otpm_data_131 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14600<br>(R0x3908)  | otpm_data_132 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14602<br>(R0x390A)  | otpm_data_133 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14604<br>(R0x390C)  | otpm_data_134 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14606<br>(R0x390E)  | otpm_data_135 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14608<br>(R0x3910)  | otpm_data_136 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14610<br>(R0x3912)  | otpm_data_137 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14612<br>(R0x3914)  | otpm_data_138 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14614<br>(R0x3916)  | otpm_data_139 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14616<br>(R0x3918)  | otpm_data_140 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14618<br>(R0x391A)  | otpm_data_141 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14620<br>(R0x391C)  | otpm_data_142 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14622<br>(R0x391E)  | otpm_data_143 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14624<br>(R0x3920)  | otpm_data_144 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14626<br>(R0x3922)  | otpm_data_145 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |



Table 1:

Manufacturer-Specific Register List and Default Values (continued)
1 = read-only, always 1; 0 = read-only, always 0; d = programmable; ? = read-only, dynamic

| Register<br>Dec(Hex) | Name          | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|---------------|-------------------------|---------------------------|
| R14628<br>(R0x3924)  | otpm_data_146 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14630<br>(R0x3926)  | otpm_data_147 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14632<br>(R0x3928)  | otpm_data_148 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14634<br>(R0x392A)  | otpm_data_149 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14636<br>(R0x392C)  | otpm_data_150 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14638<br>(R0x392E)  | otpm_data_151 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14640<br>(R0x3930)  | otpm_data_152 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14642<br>(R0x3932)  | otpm_data_153 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14644<br>(R0x3934)  | otpm_data_154 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14646<br>(R0x3936)  | otpm_data_155 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14648<br>(R0x3938)  | otpm_data_156 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14650<br>(R0x393A)  | otpm_data_157 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14652<br>(R0x393C)  | otpm_data_158 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14654<br>(R0x393E)  | otpm_data_159 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14656<br>(R0x3940)  | otpm_data_160 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14658<br>(R0x3942)  | otpm_data_161 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14660<br>(R0x3944)  | otpm_data_162 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14662<br>(R0x3946)  | otpm_data_163 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14664<br>(R0x3948)  | otpm_data_164 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14666<br>(R0x394A)  | otpm_data_165 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14668<br>(R0x394C)  | otpm_data_166 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14670<br>(R0x394E)  | otpm_data_167 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14672<br>(R0x3950)  | otpm_data_168 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14674<br>(R0x3952)  | otpm_data_169 | dddd dddd dddd          | 0<br>(0x0000)             |



Table 1:

Manufacturer-Specific Register List and Default Values (continued)
1 = read-only, always 1; 0 = read-only, always 0; d = programmable; ? = read-only, dynamic

| Register<br>Dec(Hex) | Name          | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |  |
|----------------------|---------------|-------------------------|---------------------------|--|
| R14676<br>(R0x3954)  | otpm_data_170 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14678<br>(R0x3956)  | otpm_data_171 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14680<br>(R0x3958)  | otpm_data_172 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14682<br>(R0x395A)  | otpm_data_173 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14684<br>(R0x395C)  | otpm_data_174 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14686<br>(R0x395E)  | otpm_data_175 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14688<br>(R0x3960)  | otpm_data_176 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14690<br>(R0x3962)  | otpm_data_177 | dddd dddd dddd          | 0<br>(0×0000)             |  |
| R14692<br>(R0x3964)  | otpm_data_178 | dddd dddd dddd          | 0<br>(0×0000)             |  |
| R14694<br>(R0x3966)  | otpm_data_179 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14696<br>(R0x3968)  | otpm_data_180 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14698<br>(R0x396A)  | otpm_data_181 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14700<br>(R0x396C)  | otpm_data_182 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14702<br>(R0x396E)  | otpm_data_183 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14704<br>(R0x3970)  | otpm_data_184 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14706<br>(R0x3972)  | otpm_data_185 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14708<br>(R0x3974)  | otpm_data_186 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14710<br>(R0x3976)  | otpm_data_187 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14712<br>(R0x3978)  | otpm_data_188 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14714<br>(R0x397A)  | otpm_data_189 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14716<br>(R0x397C)  | otpm_data_190 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14718<br>(R0x397E)  | otpm_data_191 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14720<br>(R0x3980)  | otpm_data_192 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14722<br>(R0x3982)  | otpm_data_193 | dddd dddd dddd          | 0<br>(0x0000)             |  |



Table 1: Manufacturer-Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name          | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |  |
|----------------------|---------------|-------------------------|---------------------------|--|
| R14724<br>(R0x3984)  | otpm_data_194 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14726<br>(R0x3986)  | otpm_data_195 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14728<br>(R0x3988)  | otpm_data_196 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14730<br>(R0x398A)  | otpm_data_197 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14732<br>(R0x398C)  | otpm_data_198 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14734<br>(R0x398E)  | otpm_data_199 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14736<br>(R0x3990)  | otpm_data_200 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14738<br>(R0x3992)  | otpm_data_201 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14740<br>(R0x3994)  | otpm_data_202 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14742<br>(R0x3996)  | otpm_data_203 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14744<br>(R0x3998)  | otpm_data_204 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14746<br>(R0x399A)  | otpm_data_205 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14748<br>(R0x399C)  | otpm_data_206 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14750<br>(R0x399E)  | otpm_data_207 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14752<br>(R0x39A0)  | otpm_data_208 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14754<br>(R0x39A2)  | otpm_data_209 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14756<br>(R0x39A4)  | otpm_data_210 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14758<br>(R0x39A6)  | otpm_data_211 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14760<br>(R0x39A8)  | otpm_data_212 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14762<br>(R0x39AA)  | otpm_data_213 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14764<br>(R0x39AC)  | otpm_data_214 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14766<br>(R0x39AE)  | otpm_data_215 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |
| R14768<br>(R0x39B0)  | otpm_data_216 | dddd dddd dddd          | 0<br>(0x0000)             |  |
| R14770<br>(R0x39B2)  | otpm_data_217 | dddd dddd dddd dddd     | 0<br>(0x0000)             |  |



Manufacturer-Specific Register List and Default Values (continued)
1 = read-only, always 1; 0 = read-only, always 0; d = programmable; ? = read-only, dynamic Table 1:

| Register<br>Dec(Hex) | Name          | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|---------------|-------------------------|---------------------------|
| R14772<br>(R0x39B4)  | otpm_data_218 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14774<br>(R0x39B6)  | otpm_data_219 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14776<br>(R0x39B8)  | otpm_data_220 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14778<br>(R0x39BA)  | otpm_data_221 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14780<br>(R0x39BC)  | otpm_data_222 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14782<br>(R0x39BE)  | otpm_data_223 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14784<br>(R0x39C0)  | otpm_data_224 | dddd dddd dddd          | 0<br>(0×0000)             |
| R14786<br>(R0x39C2)  | otpm_data_225 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14788<br>(R0x39C4)  | otpm_data_226 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14790<br>(R0x39C6)  | otpm_data_227 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14792<br>(R0x39C8)  | otpm_data_228 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14794<br>(R0x39CA)  | otpm_data_229 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14796<br>(R0x39CC)  | otpm_data_230 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14798<br>(R0x39CE)  | otpm_data_231 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14800<br>(R0x39D0)  | otpm_data_232 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14802<br>(R0x39D2)  | otpm_data_233 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14804<br>(R0x39D4)  | otpm_data_234 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14806<br>(R0x39D6)  | otpm_data_235 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14808<br>(R0x39D8)  | otpm_data_236 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14810<br>(R0x39DA)  | otpm_data_237 | dddd dddd dddd dddd     | 0<br>(0x0000)             |
| R14812<br>(R0x39DC)  | otpm_data_238 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14814<br>(R0x39DE)  | otpm_data_239 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14816<br>(R0x39E0)  | otpm_data_240 | dddd dddd dddd          | 0<br>(0x0000)             |
| R14818<br>(R0x39E2)  | otpm_data_241 | dddd dddd dddd          | 0<br>(0x0000)             |



Table 1: Manufacturer-Specific Register List and Default Values (continued)

| Register<br>Dec(Hex) | Name                  | Data Format<br>(Binary) | Default Value<br>Dec(Hex) |
|----------------------|-----------------------|-------------------------|---------------------------|
| R14820<br>(R0x39E4)  | otpm_data_242         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14822<br>(R0x39E6)  | otpm_data_243         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14824<br>(R0x39E8)  | otpm_data_244         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14826<br>(R0x39EA)  | otpm_data_245         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14828<br>(R0x39EC)  | otpm_data_246         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14830<br>(R0x39EE)  | otpm_data_247         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14832<br>(R0x39F0)  | otpm_data_248         | dddd dddd dddd          | 0<br>(0×0000)             |
| R14834<br>(R0x39F2)  | otpm_data_249         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14836<br>(R0x39F4)  | otpm_data_250         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14838<br>(R0x39F6)  | otpm_data_251         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14840<br>(R0x39F8)  | otpm_data_252         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14842<br>(R0x39FA)  | otpm_data_253         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14844<br>(R0x39FC)  | otpm_data_254         | dddd dddd dddd          | 0<br>(0x0000)             |
| R14846<br>(R0x39FE)  | otpm_data_255         | dddd dddd dddd          | 0<br>(0x0000)             |
| R16100<br>(R0x3EE4)  | dac_ld_24_25          | dddd dddd dddd dddd     | 53768<br>(0xD208)         |
| R16336<br>(R0x3FD0)  | bist_buffers_control1 | 0000 dddd dddd dddd     | 0<br>(0x0000)             |
| R16338<br>(R0x3FD2)  | bist_buffers_control2 | 0000 Oddd dddd dddd     | 0<br>(0x0000)             |
| R16340<br>(R0x3FD4)  | bist_buffers_status1  | 0000 0??? ???? ????     | 0<br>(0x0000)             |
| R16342<br>(R0x3FD6)  | bist_buffers_status2  | 0000 0??? ???? ????     | 0<br>(0x0000)             |
| R16344<br>(R0x3FD8)  | bist_buffers_data1    | 000? ???? ???? ????     | 0<br>(0x0000)             |
| R16346<br>(R0x3FDA)  | bist_buffers_data2    | 000? ???? ???? ????     | 0<br>(0x0000)             |



# **Register Descriptions**

# **Manufacturer-Specific Register Descriptions**

Table 2: Manufacturer-Specific Register Descriptions
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits                 | Default                          | Name                                                                                                                                                                                        | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|----------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12288                | 15:0                 | 0x2402                           | chip_version_reg (R/W)                                                                                                                                                                      | N               | N            |
| R0x3000              | Model I              | D. Read-only.                    | Can be made read/write by clearing R0x301A-B[3].                                                                                                                                            |                 |              |
| 12290                | 15:0                 | 0x0002                           | y_addr_start (R/W)                                                                                                                                                                          | Υ               | YM           |
| R0x3002              |                      |                                  | e pixels to be read out (not counting any dark rows that may be read). To<br>ster to the starting Y value.                                                                                  | move th         | e image      |
| 12292                | 15:0                 | 0x0000                           | x_addr_start (R/W)                                                                                                                                                                          | Υ               | N            |
| R0x3004              |                      |                                  | isible pixels to be read out (not counting any dark columns that may be renis register to the starting X value.                                                                             | ead). To m      | nove the     |
| 12294                | 15:0                 | 0x03C5                           | y_addr_end (R/W)                                                                                                                                                                            | Υ               | YM           |
| R0x3006              | The last             | t row of visibl                  | e pixels to be read out.                                                                                                                                                                    |                 |              |
| 12296                | 15:0                 | 0x0503                           | x_addr_end (R/W)                                                                                                                                                                            | Υ               | N            |
| R0x3008              | The last             | t column of vi                   | sible pixels to be read out.                                                                                                                                                                |                 |              |
| 12298                | 15:0                 | 0x03DE                           | frame_length_lines (R/W)                                                                                                                                                                    | Υ               | YM           |
|                      | Zebra To<br>Note: Ir | est rows. Defa<br>n ERS linear m | used for embedded stats data when enabled). oult 4. ode, the actual frame time (FV high + FV low) will be one row longer thar en numbered frame time, an odd (-1) value must be programmed. | າ the valu      | e in this    |
| 12300                | 15:0                 | 0x0596                           | line_length_pck (R/W)                                                                                                                                                                       | Υ               | YM           |
| R0x300C              | time.                | •                                | clock periods in one line (row) time. This includes visible pixels and horize supported is 0x56E.                                                                                           | ontal blar      | nking        |
| 12302                | 7:0                  | 0x10                             | revision_number (R/W)                                                                                                                                                                       | N               | N            |
| R0x300E              | 7:4                  | 0x0001                           | Silicon revision                                                                                                                                                                            | N               | N            |
|                      | 3:0                  | 0x0000                           | OTPM revision                                                                                                                                                                               | N               | N            |
| 12304                | 15:0                 | 0xBEEF                           | lock_control (R/W)                                                                                                                                                                          | N               | N            |
| R0x3010              |                      |                                  | the mirror mode select (register read mode). BEEF, the horizontal and vertical mirror modes can be changed, otherwise                                                                       | e these va      | lues are     |
| 12306                | 15:0                 | 0x0010                           | coarse_integration_time (R/W)                                                                                                                                                               | Υ               | N            |
| R0x3012              | Integra<br>1 row ti  | •                                | ified in multiples of line_length_pck The minimum coarse integration                                                                                                                        | time supp       | orted is     |



## Manufacturer-Specific Register Descriptions (continued) R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits     | Default         | Name                                                                                                                                                                                                                   | Frame<br>Sync'd         | Bad<br>Frame        |
|----------------------|----------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------|
| 12308                | 15:0     | 0x0000          | fine_integration_time (R/W)                                                                                                                                                                                            | Υ                       | N                   |
| R0x3014              | The res  | olution is 1 pi | ne integration is used to delay the reset operation. Thus, the integration t<br>xel clock time. Maximum value for fine integration is line length pixel clo<br>pixel clocks from the start of row to end of row reset. | ime is de<br>ocks - 611 | creased.<br>. Where |
| 12310                | 15:0     | 0x0010          | coarse_integration_time_cb (R/W)                                                                                                                                                                                       | N                       | N                   |
| R0x3016              | Coarse   | integration ti  | me in context B.                                                                                                                                                                                                       |                         |                     |
| 12312                | 15:0     | 0x0000          | fine_integration_time_cb (R/W)                                                                                                                                                                                         | N                       | N                   |
| R0x3018              | Fine int | egration time   | in context B.                                                                                                                                                                                                          |                         | •                   |

Table 2: Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits  | Default | Name                                                                                                                                                                                                                                                                                                                     | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12314                | 15:0  | 0x0058  | reset_register (R/W)                                                                                                                                                                                                                                                                                                     | N               | Υ            |
| R0x301A              | 15    | 0x0000  | grouped_parameter_hold 0 = Update of many of the registers is synchronized to frame start. 1 = Inhibit register updates; register changes will remain pending until this bit is returned to 0. When this bit is returned to 0, all pending register updates will be made on the next frame start.                        | N               | N            |
|                      | 14:13 | Х       | Reserved                                                                                                                                                                                                                                                                                                                 |                 |              |
|                      | 12    | 0x0000  | smia_serialiser_dis This bit disables the serial (HISPI) interface                                                                                                                                                                                                                                                       | N               | N            |
|                      | 11    | 0x0000  | forced_pll_on When set, enables the PLL immediately.                                                                                                                                                                                                                                                                     | N               | N            |
|                      | 10    | 0x0000  | restart_bad  1 = a restart is forced any time a bad frame is detected. This can shorten the delay when waiting for a good frame, since the delay for masking out a bad frame will be the integration time rather than the full-frame time.                                                                               | N               | N            |
|                      | 9     | 0x0000  | mask_bad 0 = The sensor will produce bad (corrupted) frames as a result of some register changes. 1 = Bad (corrupted) frames are masked within the sensor by extending the vertical blanking time for the duration of the bad frame.                                                                                     | N               | N            |
|                      | 8     | 0x0000  | gpi_en 0 = the primary input buffers associated with the OUTPUT_ENABLE_N, TRIGGER and STANDBY inputs are powered down and cannot be used. 1 = the input buffers are enabled and can be read through R0x3026-7.                                                                                                           | N               | N            |
|                      | 7     | 0x0000  | parallel_en 0 = The parallel data interface (DOUT[11:0], LINE_VALID, FRAME_VALID, and PIXCLK) is disabled and the outputs are placed in a high-impedance state. 1 = The parallel data interface is enabled. The output signals can be switched between a driven and a high-impedance state using output- enable control. | N               | N            |
|                      | 6     | 0x0001  | drive_pins 0 = The parallel data interface (DOUT[11:0], LINE_VALID, FRAME_VALID, and PIXCLK) may enter a high-impedance state (depending upon the enabling and use of the pad OUTPUT_ENABLE_N) 1 = The parallel data interface is driven. This bit is "do not care" unless bit[7]=1.                                     | N               | N            |
|                      | 5     | 0x0000  | reg_rd_en Enable signal to allow read from fuse ID registers.                                                                                                                                                                                                                                                            | N               | N            |
|                      | 4     | 0x0001  | stdby_eof 0 = Transition to standby is synchronized to the end of a sensor row readout (held-off until LINE_VALID has fallen). 1 = Transition to standby is synchronized to the end of a frame.                                                                                                                          | N               | Y            |
|                      | 3     | 0x0001  | lock_reg Many parameter limitation registers that are specified as read-only are actually implemented as read/write registers. Clearing this bit allows such registers to be written.                                                                                                                                    | N               | N            |

Table 2: Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits             | Default                        | Name                                                                                                                                                                                                                                                                                      | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
|                      | 2                | 0x0000                         | stream Setting this bit places the sensor in streaming mode. Clearing this bit places the sensor in a low power mode. The result of clearing this bit depends upon the operating mode of the sensor. Entry and exit from streaming mode can also be controlled from the signal interface. | Υ               | N            |
|                      | 1                | 0x0000                         | restart This bit always reads as 0. Setting this bit causes the sensor to truncate the current frame at the end of the current row and start resetting (integrating) the first row. The delay before the first valid frame is read out is equal to the integration time.                  | N               | Υ            |
|                      | 0                | 0x0000                         | reset This bit always reads as 0. Setting this bit initiates a reset sequence: the frame being generated will be truncated.                                                                                                                                                               | N               | Υ            |
|                      | Control          | s the operation                | on of the sensor. For details see the bit field descriptions.                                                                                                                                                                                                                             |                 |              |
| 12318                | 15:0             | 0x00A8                         | data_pedestal (R/W)                                                                                                                                                                                                                                                                       | N               | Υ            |
| R0x301E              | Consta           | nt offset that                 | is added to pixel values at the end of data path (after all corrections).                                                                                                                                                                                                                 |                 |              |
| 12326                | 15:0             | 0x0000                         | gpi_status (RO)                                                                                                                                                                                                                                                                           | N               | N            |
| R0x3026              | 15:4             | Х                              | Reserved                                                                                                                                                                                                                                                                                  |                 |              |
|                      | 3                | RO                             | standby Read-only. Return the current state of the STANDBY input pin. Invalid if R0x301A-B[8]=0.                                                                                                                                                                                          | N               | N            |
|                      | 2                | RO                             | trigger Read-only. Return the current state of the TRIGGER input pin. Invalid if R0x301A-B[8]=0.                                                                                                                                                                                          | N               | N            |
|                      | 1                | RO                             | oe_n Read-only. Return the current state of the OUTPUT_ENABLE_N input pin. Invalid if R0x301A-B[8]=0.                                                                                                                                                                                     | N               | N            |
|                      | 0                | RO                             | saddr Read-only. Return the current state of the pin SADDR input pin. This pad is not controlled by gpi_en.                                                                                                                                                                               | N               | N            |
|                      | STAND            |                                | the input pins:<br>R(2), OUTPUT_ENABLE_N(1).                                                                                                                                                                                                                                              |                 |              |
| 12328                | 15:0             | 0x0010                         | row_speed (R/W)                                                                                                                                                                                                                                                                           | N               | N            |
| R0x3028              | 2 set of a) 000, | values are co<br>010, 100, 110 | ter define the phase of the output pixclk.  rrect: => 0 delay (rising edge of pixclk coincides DOUT change). => 1/2 clk delay (falling edge of pixclk coincides DOUT change).                                                                                                             |                 |              |
| 12330                | 15:0             | 0x0006                         | vt_pix_clk_div (R/W)                                                                                                                                                                                                                                                                      | N               | N            |
| R0x302A              | Sets the         | e ratio of the s               | serial output clock and sensor operation clock (P2 clock divider in PLL).                                                                                                                                                                                                                 |                 | •            |
| 12332                | 15:0             | 0x0001                         | vt_sys_clk_div (R/W)                                                                                                                                                                                                                                                                      | N               | N            |
| R0x302C              | Sets the         | e ratio of the \               | /CO clk and the serial output clock (P1 divider in PLL).                                                                                                                                                                                                                                  |                 | 1            |
|                      | 15.0             | 0x0002                         | pre pll clk div (R/W)                                                                                                                                                                                                                                                                     | N               | N            |
| 12334                | 15:0             | 000002                         | Pre_pri_crk_drv (k) vv)                                                                                                                                                                                                                                                                   | 1.4             |              |

#### Table 2:

Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits                                                                         | Default        | Name                                                                                                                                                                                                                                       | Frame<br>Sync'd | Bad<br>Frame |  |  |
|----------------------|------------------------------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|
| 12336                | 15:0                                                                         | 0x002C         | pll_multiplier (R/W)                                                                                                                                                                                                                       | N               | N            |  |  |
| R0x3030              | PLL_MU                                                                       | JLTIPLIER: sho | ws 2m value.                                                                                                                                                                                                                               |                 |              |  |  |
| 12338                | 15:0                                                                         | 0x0000         | digital_binning (R/W)                                                                                                                                                                                                                      | N               | N            |  |  |
| R0x3032              | 15:6                                                                         | Х              | Reserved                                                                                                                                                                                                                                   |                 |              |  |  |
|                      |                                                                              |                | digital_binning_cb SCALING_MODE for context B                                                                                                                                                                                              |                 |              |  |  |
|                      | 5:4                                                                          | 0x0000         | 00: No binning<br>01: Horizontal only binning<br>10: Horizontal and Vertical binning                                                                                                                                                       | N               | N            |  |  |
|                      | 3:2                                                                          | Х              | Reserved                                                                                                                                                                                                                                   |                 |              |  |  |
|                      |                                                                              |                | digital_binning_ca DIGITAL_BINNING for context A                                                                                                                                                                                           |                 |              |  |  |
|                      | 1:0 0x000                                                                    | 0x0000         | 00: No binning 01: Horizontal only binning 10: Horizontal and Vertical binning                                                                                                                                                             | N               | N            |  |  |
| 12346                | 15:0                                                                         | 0xFFFF         | frame_count (R/W)                                                                                                                                                                                                                          | N               | N            |  |  |
| R0x303A              | Counts the number of output frames. At the startup is initialized to 0xffff. |                |                                                                                                                                                                                                                                            |                 |              |  |  |
| 12348                | 15:0                                                                         | 0x0000         | frame_status (RO)                                                                                                                                                                                                                          | N               | N            |  |  |
| R0x303C              | 15:2                                                                         | Х              | Reserved                                                                                                                                                                                                                                   |                 |              |  |  |
|                      | 1                                                                            | RO             | standby_status This bit indicates that the sensor is in standby state. It can be polled after standby is entered to see when the real low-power state is entered; which can happen at the end of row or frame depending on bit R0x301A[4]. | N               | N            |  |  |
|                      | 0                                                                            | RO             | framesync Set on register write and reset on frame synchronization. Acts as debug flag to verify that register writes completed before last frame synchronization.                                                                         | N               | N            |  |  |
| 12352                | 15:0                                                                         | 0x0000         | read_mode (R/W)                                                                                                                                                                                                                            | Υ               | YM           |  |  |
| R0x3040              | 15                                                                           | 0x0000         | vert_flip 0: Normal readout 1: Readout is flipped (mirrored) vertically so that the row specified by y_addr_end_ is read out of the sensor first.                                                                                          | Υ               | YM           |  |  |
|                      |                                                                              |                | Changing this register can only be done when streaming is disabled                                                                                                                                                                         |                 | $oxed{oxed}$ |  |  |
|                      | 14                                                                           | 0x0000         | horiz_mirror  0: Normal readout  1: Readout is mirrored horizontally so that the column specified by x_addr_end_ is read out of the sensor first.                                                                                          | Υ               | YM           |  |  |
|                      |                                                                              |                | Changing this register can only be done when streaming is disabled                                                                                                                                                                         |                 |              |  |  |
|                      | 13:0                                                                         | Х              | Reserved                                                                                                                                                                                                                                   |                 |              |  |  |

#### Table 2:

Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits | Default | Name                                                                                                                                                                                                                                                                                                                                               | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12356                | 15:0 | 0x0000  | dark_control (R/W)                                                                                                                                                                                                                                                                                                                                 | N               | N            |
| R0x3044              | 15   | 0x0000  | show_reset_level  1: The digital CDS is disabled and reset level is output.                                                                                                                                                                                                                                                                        | Υ               | N            |
| _                    | 14   | 0x0000  | show_signal_level 1: Disables digital CDS and outputs the signal level. 0: The signal minus reset level is output.                                                                                                                                                                                                                                 | Y               | N            |
|                      | 13   | 0x0000  | cancel_tx_frame Disables TX during sampling to produce a complete dark image.                                                                                                                                                                                                                                                                      | N               | N            |
|                      | 12   | 0x0000  | show_colcorr_rows When set, the column correction rows and delta dark rows (including guard rows) will be included in FV and output. The order of output rows will be: column correction rows, delta dark rows, embedded data, image. No correction (except offset correction and gain equalization when AGS enabled) will be applied to the data. | N               | N            |
|                      | 11   | 0x0000  | show_dark_extra_rows When set, the delta dark rows (including guard rows) will be included in FV and output. The order of output rows will be: delta dark rows, embedded data, image. No correction (except offset correction and gain equalization when AGS enabled) will be applied to the data.                                                 | N               | N            |
|                      | 10   | 0x0000  | row_noise_correction_en 0: Row-noise cancellation algorithm is disabled. 1: Row-noise cancellation algorithm is enabled.                                                                                                                                                                                                                           | N               | N            |
|                      | 9    | 0x0000  | show_dark_cols When set, dark columns (tied) used for row noise correction are included to LV and output. No correction (except offset correction and gain equalization when AGS enabled) will be applied to the data. Displaying dark columns can only be enabled if x_addr_start is set to 0                                                     | N               | N            |
|                      | 8    | Х       | Reserved                                                                                                                                                                                                                                                                                                                                           |                 |              |
|                      | 7    | 0x0000  | show_zebra_test_rows When set, the zebra test rows are included in FV (after stats data rows) and will be output. No correction (except offset correction and gain equalization when AGS enabled) will be applied to the data.                                                                                                                     | N               | N            |
|                      | 6:4  | Х       | Reserved                                                                                                                                                                                                                                                                                                                                           |                 |              |
|                      | 3    | 0x0000  | physical_addressing Enables physical addressing.                                                                                                                                                                                                                                                                                                   | N               | N            |
|                      | 2    | 0x0000  | cancel_tx_col_corr Enables canceling of TX pulse when in column correction rows.                                                                                                                                                                                                                                                                   | N               | N            |
|                      | 1:0  | Х       | Reserved                                                                                                                                                                                                                                                                                                                                           |                 |              |

## Manufacturer-Specific Register Descriptions (continued) R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Default        | Name                                                                                                                                                                                                    | Frame<br>Sync'd | Bad<br>Frame |  |  |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|
| 12358                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0000         | flash (R/W)                                                                                                                                                                                             | Υ               | Υ            |  |  |
| R0x3046              | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RO             | strobe Reflects the current state of the FLASH output signal. Read-only.                                                                                                                                | N               | N            |  |  |
|                      | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | RO             | triggered Indicates that the FLASH output signal was asserted for the current frame. Read-only.                                                                                                         | N               | N            |  |  |
|                      | 13:9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Х              | Reserved                                                                                                                                                                                                |                 |              |  |  |
|                      | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0000         | en_flash Enables the flash. The flash is asserted when an integration (either T1, T2 or T3 is ongoing).                                                                                                 | Υ               | Y            |  |  |
|                      | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0000         | invert_flash Invert flash output signal. When set, the FLASH output signal will be active low.                                                                                                          | N               | N            |  |  |
|                      | 6:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Х              | Reserved                                                                                                                                                                                                |                 |              |  |  |
| 12374                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0020         | green1_gain (R/W)                                                                                                                                                                                       | Υ               | N            |  |  |
| R0x3056              | Digital                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | gain for greer | 11 (Gr) pixels, in format of xxx.yyyyy.                                                                                                                                                                 |                 |              |  |  |
| 12376                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0020         | blue_gain (R/W)                                                                                                                                                                                         | Υ               | N            |  |  |
| R0x3058              | Digital gain for Blue pixels, in format of xxx.yyyyy.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                |                                                                                                                                                                                                         |                 |              |  |  |
| 12378                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0020         | <del></del>                                                                                                                                                                                             | Υ               | N            |  |  |
| R0x305A              | Digital                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | gain for Red p | ixels, in format of xxx.yyyyy.                                                                                                                                                                          |                 |              |  |  |
| 12380                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0020         | green2_gain (R/W)                                                                                                                                                                                       | Υ               | N            |  |  |
| R0x305C              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | gain for greer | n2 (Gb) pixels in format of xxx.yyyyy.                                                                                                                                                                  |                 |              |  |  |
| 12382                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x0020         | global_gain (R/W)                                                                                                                                                                                       | Υ               | N            |  |  |
| R0x305E              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |                                                                                                                                                                                                         |                 | sters.       |  |  |
| 12388                | 15:0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0x1982         | embedded_data_ctrl (R/W)                                                                                                                                                                                | N               | N            |  |  |
| R0x3064              | 12358   15:0   0x0000   flash (R/W)   15   RO   strobe   Reflects the current state of the FLASH output signal. Read-only.   14   RO   Indicates that the FLASH output signal was asserted for the current frame. Read-only.   13:9   X   Reserved   en flash   Enables the flash.   The flash is asserted when an integration (either T1, T2 or T3 is ongoing).   7   0x0000   Invert flash output signal. When set, the FLASH output signal will be active low.   6:0   X   Reserved   Reserved | Reserved       |                                                                                                                                                                                                         |                 |              |  |  |
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |                                                                                                                                                                                                         |                 |              |  |  |
|                      | 11:10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0x0002         | Reserved                                                                                                                                                                                                |                 |              |  |  |
|                      | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0000         | Reserved                                                                                                                                                                                                |                 |              |  |  |
|                      | 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0001         | 0: Frames out of the sensor exclude the embedded data.  1: Frames of data out of the sensor include 2 rows of embedded data.  This register field should only be change while the sensor is in software | N               | N            |  |  |
|                      | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0x0001         | Enables two rows of statistical data (used by external AE,) after the transmission image data. Can not be enabled unless                                                                                | N               | Υ            |  |  |
|                      | 6:4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Х              | Reserved                                                                                                                                                                                                |                 |              |  |  |
|                      | 2.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 00003          | Posonied                                                                                                                                                                                                |                 |              |  |  |

Table 2: Manufacturer-Specific Register Descriptions (continued)

R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex)                                                                                                                                                                                                                 | Bits                                                                                                                                                                                      | Default                                                                          | Name                                                                                                                                                                                                                                                                                                                                  | Frame<br>Sync'd | Bad<br>Frame |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12398                                                                                                                                                                                                                                | 15:0                                                                                                                                                                                      | 0x9210                                                                           | datapath_select (R/W)                                                                                                                                                                                                                                                                                                                 | N               | N            |
| R0x306E                                                                                                                                                                                                                              | 15:13                                                                                                                                                                                     | 0x0004                                                                           | slew_rate_ctrl_parallel Selects the slew (edge) rate for the DOUT[9:0], FRAME_VALID, LINE_VALID and FLASH outputs. Only affects the FLASH output when parallel data output is disabled. The value 7 results in the fastest edge rates on these signals. Slowing down the edge rate can reduce ringing and electro-magnetic emissions. | N               | N            |
|                                                                                                                                                                                                                                      | 12:10                                                                                                                                                                                     | 0x0004                                                                           | slew_rate_ctrl_pixclk Selects the slew (edge) rate for the PIXCLK output. Has no effect when parallel data output is disabled. The value 7 results in the fastest edge rates on this signal. Slowing down the edge rate can reduce ringing and electromagnetic emissions.                                                             | N               | N            |
|                                                                                                                                                                                                                                      | 9                                                                                                                                                                                         | 0x0001                                                                           | high_vcm 0: For SLVS low vcm, VDD_SLVS must be 0.4V 1: For sub-SLVS high vcm, VDD_SLVS = VDD_IO = 1.8V                                                                                                                                                                                                                                | N               | N            |
|                                                                                                                                                                                                                                      | 8                                                                                                                                                                                         | 0x0000                                                                           | postscaler_data_sel 0: Statistics data are generated from pixel data before scaler. 1: Statistics data are generated from pixel data after scaler.                                                                                                                                                                                    | N               | N            |
|                                                                                                                                                                                                                                      | 7:5                                                                                                                                                                                       | Х                                                                                | Reserved                                                                                                                                                                                                                                                                                                                              |                 |              |
|                                                                                                                                                                                                                                      | 4                                                                                                                                                                                         | 0x0001                                                                           | true_bayer Enables true Bayer scaling mode.                                                                                                                                                                                                                                                                                           | N               | N            |
|                                                                                                                                                                                                                                      | 3:2                                                                                                                                                                                       | Х                                                                                | Reserved                                                                                                                                                                                                                                                                                                                              |                 |              |
| 3:2 X Reserved  special_line_valid 00: Normal behavior of LINE_VALID 01: LINE_VALID is driven continuously (continue general LINE_VALID during vertical blanking) 10: LINE_VALID is driven continuously as LINE_VALID is FRAME_VALID | 00: Normal behavior of LINE_VALID 01: LINE_VALID is driven continuously (continue generating LINE_VALID during vertical blanking) 10: LINE_VALID is driven continuously as LINE_VALID XOR | N                                                                                | N                                                                                                                                                                                                                                                                                                                                     |                 |              |
| 12400                                                                                                                                                                                                                                | 15:0                                                                                                                                                                                      | 0x0000                                                                           | test_pattern_mode (R/W)                                                                                                                                                                                                                                                                                                               | N               | Υ            |
| R0x3070                                                                                                                                                                                                                              | 1: Solid<br>2: Full c<br>3: Fade<br>256: W<br>Other =                                                                                                                                     | color test pa<br>color bar test<br>to gray color<br>alking 1 test p<br>Reserved. | pattern<br>bar test pattern<br>pattern (12 bit)                                                                                                                                                                                                                                                                                       |                 |              |
| 12402                                                                                                                                                                                                                                | 15:0                                                                                                                                                                                      | 0x0000                                                                           | test_data_red (R/W)                                                                                                                                                                                                                                                                                                                   | N               | Υ            |
| R0x3072                                                                                                                                                                                                                              | The val                                                                                                                                                                                   |                                                                                  | els in the Bayer data used for the solid color test pattern and the test curs                                                                                                                                                                                                                                                         | ors.            |              |
| 12404                                                                                                                                                                                                                                | 15:0                                                                                                                                                                                      | 0x0000                                                                           | test_data_greenr (R/W)                                                                                                                                                                                                                                                                                                                | N               | Υ            |
| R0x3074                                                                                                                                                                                                                              | The val                                                                                                                                                                                   |                                                                                  | pixels in red/green rows of the Bayer data used for the solid color test pat                                                                                                                                                                                                                                                          | tern and        | the test     |
| 12406                                                                                                                                                                                                                                | 15:0                                                                                                                                                                                      | 0x0000                                                                           | test_data_blue (R/W)                                                                                                                                                                                                                                                                                                                  | N               | Υ            |
| R0x3076                                                                                                                                                                                                                              | The val                                                                                                                                                                                   | ue for blue pi                                                                   | xels in the Bayer data used for the solid color test pattern and the test cu                                                                                                                                                                                                                                                          | rsors.          |              |
| 12408                                                                                                                                                                                                                                | 15:0                                                                                                                                                                                      | 0x0000                                                                           | test_data_greenb (R/W)                                                                                                                                                                                                                                                                                                                | N               | Υ            |
| R0x3078                                                                                                                                                                                                                              | The val                                                                                                                                                                                   |                                                                                  | ixels in blue/green rows of the Bayer data used for the solid color test par                                                                                                                                                                                                                                                          | ttern and       | the tes      |



Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits                | Default        | Name                                                                               | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------------------|----------------|------------------------------------------------------------------------------------|-----------------|--------------|
| 12410                | 15:0                | 0x0000         | test_raw_mode (R/W)                                                                | N               | N            |
| R0x307A              | 15:2                | Х              | Reserved                                                                           |                 |              |
|                      | 1                   | 0x0000         | Reserved                                                                           |                 |              |
|                      | 0                   | 0x0000         | Reserved                                                                           |                 |              |
| 12412                | 15:0                | 0x0000         | exposure_t2 (RO)                                                                   | N               | N            |
| R0x307C              | T2 expo             | sure time in   | rows.                                                                              | •               | •            |
| 12416                | 15:0                | 0x0000         | exposure_t3 (RO)                                                                   | N               | N            |
| R0x3080              | Actual <sup>*</sup> | T3 time in pix | el clocks. Read only.                                                              | •               | •            |
| 12418                | 15:0                | 0x0029         | operation_mode_ctrl (R/W)                                                          | N               | Υ            |
| R0x3082              | 15:6                | Х              | Reserved                                                                           |                 |              |
|                      | 5:4                 | 0x0002         | ratio_t2_t3 Requested integration time ratio (T2 to T3): 00: 4 01: 8 10: 16 11: 32 | N               | Y            |
|                      | 3:2                 | 0x0002         | ratio_t1_t2 Requested integration time ratio (T1 t0 T2): 00: 4 01: 8 10: 16 11: 32 | N               | Y            |
|                      | 1:0                 | 0x0001         | operation_mode 00: Not valid. 01: ERS Linear mode 10: Not valid. 11: Not valid.    | N               | Y            |
| 12420                | 15:0                | 0x0000         | operation_mode_ctrl_cb (R/W)                                                       | N               | N            |
| R0x3084              | 15:6                | Х              | Reserved                                                                           |                 |              |
|                      | 5:4                 | 0x0000         | ratio_t2_t3_cb<br>RATIO_T2_T3_CB                                                   | N               | N            |
|                      | 3:2                 | 0x0000         | ratio_t1_t2_cb<br>RATIO_T1_T2_CB                                                   | N               | N            |
|                      | 1:0                 | Х              | Reserved                                                                           |                 |              |
| 12422                | 15:0                | 0x0000         | seq_data_port (R/W)                                                                | N               | N            |
| R0x3086              | Registe             | r used to writ | e to or read from the sequencer RAM.                                               | •               | •            |

Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits                                                                                                                                  | Default         | Name                                                                                                           | Frame<br>Sync'd                       | Bad<br>Frame |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------|
| 12424                | 15:0                                                                                                                                  | 0xC000          | seq_ctrl_port (R/W)                                                                                            | N                                     | N            |
| R0x3088              | 15                                                                                                                                    | RO              | sequencer_stopped Showing that sequencer is stopped (STANDBY mode) and the RAM is available for read or write. | N                                     | N            |
|                      | Bits Default Name  15:0 0xC000 seq_ctrl_port (R/W)  sequencer_stopped Showing that sequencer is stopped (STANDBY mode) and the RAM is | N               | N                                                                                                              |                                       |              |
|                      | 13:9                                                                                                                                  | Х               | Reserved                                                                                                       | N 5 N                                 |              |
|                      | 8:0                                                                                                                                   | 0x0000          | When in STANDBY (not streaming) mode: address pointer to the                                                   | N                                     | N            |
|                      | Registe                                                                                                                               | r controlling t | he read and write to sequencer RAM.                                                                            |                                       |              |
| 12426                | 15:0                                                                                                                                  | 0x0000          | x_addr_start_cb (R/W)                                                                                          | N                                     | N            |
| R0x308A              | x_addr                                                                                                                                | ess_start con   | text B                                                                                                         |                                       |              |
| 12428                | 15:0                                                                                                                                  | 0x0002          | y_addr_start_cb (R/W)                                                                                          | N                                     | N            |
| R0x308C              | Y_ADD                                                                                                                                 | R_START for c   | ontext B                                                                                                       |                                       |              |
| 12430                | 15:0                                                                                                                                  | 0x0503          | x_addr_end_cb (R/W)                                                                                            | N                                     | N            |
| R0x308E              | X_ADD                                                                                                                                 | R_END for co    | ntext B                                                                                                        | 1                                     | •            |
| 12432                | 15:0                                                                                                                                  | 0x03C5          | y_addr_end_cb (R/W)                                                                                            | N                                     | N            |
| R0x3090              | Y_ADD                                                                                                                                 | R_END for co    | ntext B                                                                                                        | 1                                     | •            |
| 12448                | 15:0                                                                                                                                  | 0x0001          | x_even_inc (RO)                                                                                                | N                                     | N            |
| R0x30A0              | Read-o                                                                                                                                | nly.            |                                                                                                                |                                       |              |
| 12450                | 15:0                                                                                                                                  | 0x0001          | x_odd_inc (R/W)                                                                                                | Υ                                     | YM           |
| R0x30A2              | Not use                                                                                                                               | ed. Do not cha  | inge.                                                                                                          | 1                                     | •            |
| 12452                | 15:0                                                                                                                                  | 0x0001          | y_even_inc (RO)                                                                                                | N                                     | N            |
| R0x30A4              | Read-o                                                                                                                                | nly.            |                                                                                                                | 1                                     | •            |
| 12454                | 15:0                                                                                                                                  | 0x0001          | y_odd_inc (R/W)                                                                                                | Υ                                     | YM           |
| R0x30A6              | Not sur                                                                                                                               | ported. Do n    | ot change.                                                                                                     | N N N N N N N N N N N N N N N N N N N | •            |
| 12456                | 15:0                                                                                                                                  | 0x0001          | y_odd_inc_cb (R/W)                                                                                             | N                                     | N            |
| R0x30A8              | Y_ODD                                                                                                                                 | _INC context    | В                                                                                                              | 1                                     | •            |
| 12458                | 15:0                                                                                                                                  | 0x03DE          | frame_length_lines_cb (R/W)                                                                                    | N                                     | N            |
| R0x30AA              |                                                                                                                                       |                 |                                                                                                                | •                                     | •            |
| 12460                | 15:0                                                                                                                                  | 0x0010          | exposure_t1 (RO)                                                                                               | N                                     | N            |
| R0x30AC              | Shows                                                                                                                                 | the t1 exposu   | re time in HDR mode (in rows) and not used in linear mode.                                                     | 1                                     | 1            |



## Manufacturer-Specific Register Descriptions (continued) R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits   | Default       | Name                                                                                                                                                                                                                                                                                 | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12464                | 15:0   | 0x1000        | digital_test (R/W)                                                                                                                                                                                                                                                                   | N               | Υ            |
| R0x30B0              | 15     | 0x0000        | Reserved                                                                                                                                                                                                                                                                             |                 |              |
|                      | 14     | 0x0000        | pll_complete_bypass When set, the EXTCLK will be used and PLL will be bypassed. Note that the serial interface would not function.                                                                                                                                                   | N               | N            |
|                      | 13     | 0x0000        | context_b 0: Use context A 1: Use Context B                                                                                                                                                                                                                                          | N               | N            |
|                      | 12:10  | 0x0004        | zebra_test_row_nr<br>Number of the zebra test rows.                                                                                                                                                                                                                                  | N               | N            |
|                      | 9:8    | 0x0000        | col_gain_cb<br>Column gain for Context B                                                                                                                                                                                                                                             | N               | N            |
|                      | 7      | 0x0000        | mono_chrome When set the CFA is mono chrome and not color. Some features like skipping and corrections are affected.                                                                                                                                                                 | N               | N            |
|                      | 6      | 0x0000        | ags_enable When set, AGS is enabled.                                                                                                                                                                                                                                                 | N               | N            |
|                      | 5:4    | 0x0000        | col_gain<br>Column gain:<br>00: 1<br>01: 2<br>10: 4<br>11: 8                                                                                                                                                                                                                         | N               | N            |
|                      | 3      | Х             | Reserved                                                                                                                                                                                                                                                                             |                 |              |
|                      | 2      | 0x0000        | ags_enable_t2 When set, AGS is enabled for T2.                                                                                                                                                                                                                                       | N               | N            |
|                      | 1      | 0x0000        | no_sh_jump_limit When set, prevents logic from limiting the shutter increase. Normally shutter increase is limited to 4 *(ratio_t1_t2). To ensure this mode operate correctly, the frame_length_lines must be increased by 52 more than needed (meaning that VB is increased by 52). | N               | N            |
|                      | 0      | Х             | Reserved                                                                                                                                                                                                                                                                             |                 |              |
| 12466                | 15:0   | 0x0000        | tempsens_data (R/W)                                                                                                                                                                                                                                                                  | Υ               | N            |
| R0x30B2              | Output | value from te | emperature sensor.                                                                                                                                                                                                                                                                   |                 | •            |

Table 2: Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register         |                                                            |                                                                                                                                                                                                                                                                           |                                                                                                                                                                    | Frame  | Bad   |
|------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|
| Dec(Hex)         | Bits                                                       | Default                                                                                                                                                                                                                                                                   | Name                                                                                                                                                               | Sync'd | Frame |
| 12468            | 15:0                                                       | 0x0000                                                                                                                                                                                                                                                                    | tempsens_ctrl (R/W)                                                                                                                                                | N      | N     |
| R0x30B4          | 15:6                                                       | Х                                                                                                                                                                                                                                                                         | Reserved                                                                                                                                                           |        |       |
|                  | 5                                                          | 0x0000                                                                                                                                                                                                                                                                    | temp_clear_value<br>Clear data register (sanity check).                                                                                                            | N      | N     |
|                  | 4                                                          | 0x0000                                                                                                                                                                                                                                                                    | temp_start_conversion When asserted, a new temp value will be generated for each frame capture. When asserted in standby mode, a new temp value will be generated. | N      | N     |
|                  | 3:1 0x0000 Tem<br>0: N<br>1d:<br>2d:<br>3d:<br>4d:<br>(exp | tempsens_test_ctrl Temp sensor test modes: 0: Normal operation 1d: Vb output on vtest_in_out 2d: Vctat output on vtest_in_out 3d: ADC conversion w/vtest_in_out replacing Vctat 4d: ADC conversion w/vtest_in_out replacing both Vctat and Vbg (expected output is zero). | N                                                                                                                                                                  | N      |       |
|                  | 0                                                          | 0x0000                                                                                                                                                                                                                                                                    | tempsens_power_on<br>tempsens_power_on                                                                                                                             | N      | N     |
|                  | Control                                                    | l register for t                                                                                                                                                                                                                                                          | emperature sensor                                                                                                                                                  |        |       |
| 12474            | 15:0                                                       | 0x0003                                                                                                                                                                                                                                                                    | digital_ctrl (R/W)                                                                                                                                                 | Υ      | N     |
| R0x30BA          | 15:5                                                       | Х                                                                                                                                                                                                                                                                         | Reserved                                                                                                                                                           |        |       |
|                  | 4                                                          | 0x0000                                                                                                                                                                                                                                                                    | dcds_mode<br>When set (=1) DCDS mode enabled.                                                                                                                      | N      | N     |
|                  | 3                                                          | 0x0000                                                                                                                                                                                                                                                                    | colcorr_correct_always  1: Column FPN correction is applied also during collection and recalculation of new column FPN correction values.                          | N      | N     |
|                  | 2                                                          | 0x0000                                                                                                                                                                                                                                                                    | Reserved                                                                                                                                                           |        |       |
|                  | 1                                                          | 0x0001                                                                                                                                                                                                                                                                    | enable_ags_colcorr_retrigg When set the AGS (analog/ column gain) change will retrigger the column FPN correction algorithm.                                       | Y      | N     |
|                  | 0                                                          | 0x0001                                                                                                                                                                                                                                                                    | enable_dcg_colcorr_retrigg When set, a DCG change will retrigger the column FPN correction algorithm.                                                              | Y      | N     |
| 12476            | 15:0                                                       | 0x0020                                                                                                                                                                                                                                                                    | green1_gain_cb (R/W)                                                                                                                                               | N      | N     |
| R0x30BC          | Digital                                                    | gain green1 c                                                                                                                                                                                                                                                             | ontext B                                                                                                                                                           | 1      | •     |
| 12478            | 15:0                                                       | 0x0020                                                                                                                                                                                                                                                                    | blue_gain_cb (R/W)                                                                                                                                                 | N      | N     |
| R0x30BE          | digital                                                    | gain blue con                                                                                                                                                                                                                                                             | text B                                                                                                                                                             |        |       |
| 12480            | 15:0                                                       | 0x0020                                                                                                                                                                                                                                                                    | red_gain_cb (R/W)                                                                                                                                                  | N      | N     |
| R0x30C0          | digital                                                    | gain red conto                                                                                                                                                                                                                                                            |                                                                                                                                                                    |        |       |
| 12482            | 15:0                                                       | 0x0020                                                                                                                                                                                                                                                                    | green2_gain_cb (R/W)                                                                                                                                               |        |       |
| R0x30C2          |                                                            | gain green 2 d                                                                                                                                                                                                                                                            | context B                                                                                                                                                          |        |       |
| 12484            | 15:0                                                       | 0x0020                                                                                                                                                                                                                                                                    | global_gain_cb (R/W)                                                                                                                                               | N      | N     |
| R0x30C4          | global                                                     | digital gain co                                                                                                                                                                                                                                                           | ontext B                                                                                                                                                           |        |       |
| 12486<br>R0x30C6 | 15:0                                                       | 0x0123                                                                                                                                                                                                                                                                    | tempsens_calib1 (R/W)                                                                                                                                              |        |       |



#### Table 2:

| Register<br>Dec(Hex) | Bits | Default | Name                                                                                                          | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|---------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12488<br>R0x30C8     | 15:0 | 0x4567  | tempsens_calib2 (R/W)                                                                                         | N               | N            |
| 12490<br>R0x30CA     | 15:0 | 0x89AB  | tempsens_calib3 (R/W)                                                                                         | N               | N            |
| 12492<br>R0x30CC     | 15:0 | 0xCDEF  | tempsens_calib4 (R/W)                                                                                         | N               | N            |
| 12500                | 15:0 | 0xC007  | column_correction (R/W)                                                                                       | N               | N            |
| R0x30D4              | 15   | 0x0001  | enable<br>Enable column correction.                                                                           | N               | N            |
|                      | 14   | 0x0001  | double_range Double the range of the correction value but halves the precision.                               | N               | N            |
|                      | 13   | 0x0000  | double_samples Makes the column correction use 128 rows instead of 64. Adds 64 to the minimum frame blanking. | N               | N            |
|                      | 12:4 | Х       | Reserved                                                                                                      |                 |              |
|                      | 3:0  | 0x0007  | colcorr_rows value showing the number of column correction rows - 1.                                          | N               | N            |
| 12522                | 15:0 | 0x0C00  | gain_offset_ctrl (R/W)                                                                                        | N               | N            |
| R0x30EA              | 15   | 0x0000  | Reserved                                                                                                      |                 |              |
|                      | 14   | 0x0000  | Reserved                                                                                                      |                 |              |
|                      | 13   | 0x0000  | Reserved                                                                                                      |                 |              |
|                      | 12   | 0x0000  | Reserved                                                                                                      |                 |              |
|                      | 11   | 0x0001  | Reserved                                                                                                      |                 |              |
|                      | 10   | 0x0001  | Reserved                                                                                                      |                 |              |
|                      | 9    | Х       | Reserved                                                                                                      |                 |              |
|                      | 8:0  | 0x0000  | Reserved                                                                                                      |                 |              |



#### Table 2:

| Register<br>Dec(Hex) | Bits                                          | Default                                                                                                                                                                                                                                                              | Name                                                                                                                                    | Frame<br>Sync'd | Bad<br>Frame |  |  |
|----------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|
| 12544                | 15:0                                          | 0x0000                                                                                                                                                                                                                                                               | ae_ctrl_reg (R/W)                                                                                                                       |                 |              |  |  |
| R0x3100              | 15:8                                          | Х                                                                                                                                                                                                                                                                    | Reserved                                                                                                                                |                 |              |  |  |
|                      | 7                                             | 0x0000                                                                                                                                                                                                                                                               | dcg_manual_set_cb Manual dcg value used in context B.                                                                                   | N               | N            |  |  |
|                      | 6:5                                           | 0x0000                                                                                                                                                                                                                                                               | min_ana_gain Minimum analog gain to be used by AE. 00: 1x (default) 01: 2x 10: 4x 11: 8x                                                | N               | N            |  |  |
|                      | 4                                             | 0x0000                                                                                                                                                                                                                                                               | auto_dg_en Automatic control of digital gain by AE is enabled.                                                                          | N               | N            |  |  |
|                      | 3                                             | 0x0000                                                                                                                                                                                                                                                               | auto_dcg_enable Enables automatic (AE controlled) DCG control.                                                                          | N               | N            |  |  |
|                      | 2                                             | 0x0000                                                                                                                                                                                                                                                               | dcg_manual_set If AE is disabled or automatic DCG is disabled, this bit will be used to decide the DCG gain. 0: Low gain. 1: High gain. | N               | N            |  |  |
|                      | 1                                             | 0x0000                                                                                                                                                                                                                                                               | auto_ag_en When set, enables the automatic ae control of analogue gain.                                                                 | N               | N            |  |  |
|                      | 0                                             | 0x0000                                                                                                                                                                                                                                                               | ae_enable 1: Enables the on-chip AE algorithm                                                                                           | N               | N            |  |  |
| 12546                | 15:0                                          | 0x1770                                                                                                                                                                                                                                                               | ae_luma_target_reg (R/W)                                                                                                                | N               | N            |  |  |
| R0x3102              | Average                                       | e luma target                                                                                                                                                                                                                                                        | value to be reached by the auto exposure                                                                                                |                 |              |  |  |
| 12548                | 15:0                                          | 0xC000                                                                                                                                                                                                                                                               | ae_hist_target_reg (R/W)                                                                                                                |                 |              |  |  |
| R0x3104              | Histogr                                       | am high end                                                                                                                                                                                                                                                          | target / 16                                                                                                                             |                 |              |  |  |
| 12550                | 15:0                                          | 0x7333                                                                                                                                                                                                                                                               | ae_hysteresis_reg (R/W)                                                                                                                 |                 |              |  |  |
| R0x3106              |                                               | esis coefficien<br>768 = 29491 =                                                                                                                                                                                                                                     | t for histogram high end exposure ratio. Calculation of default value: Hys<br>= 0x7333.                                                 | teresis *       | 32768 =      |  |  |
| 12552                | 15:0                                          | 0x0010                                                                                                                                                                                                                                                               | ae_min_ev_step_reg (R/W)                                                                                                                |                 |              |  |  |
| R0x3108              | [15:8]:<br>[7:0] : <i>N</i><br>Since <i>N</i> | Minimum exposure value step size [15:8]: Reserved [7:0]: Min_EV_stepsize = (min step size)*256. Since Min_EV_stip sizes are small and they are typically less than 1 e.g. 1/16, 7/16 etc these are multiplied by 256 and then the value is written to this register. |                                                                                                                                         |                 |              |  |  |
| 12554                | 15:0                                          | 0x0002                                                                                                                                                                                                                                                               | ae_max_ev_step_reg (R/W)                                                                                                                |                 |              |  |  |
| R0x310A              | Note th                                       |                                                                                                                                                                                                                                                                      | value step size.<br>value is always greater than 1 there is no need to multiply by 256 as in th                                         | e case of       |              |  |  |
| 12556                | 15:0                                          | 0x0010                                                                                                                                                                                                                                                               | ae_damp_offset_reg (R/W)                                                                                                                |                 |              |  |  |
| R0x310C              | Adjusts                                       | step size and                                                                                                                                                                                                                                                        | settling speed.                                                                                                                         |                 | •            |  |  |
| 12558                | 15:0                                          | 0x0010                                                                                                                                                                                                                                                               | ae_damp_gain_reg (R/W)                                                                                                                  |                 |              |  |  |
| R0x310E              | Adiusts                                       | step size and                                                                                                                                                                                                                                                        | settling speed.                                                                                                                         |                 |              |  |  |

| Register<br>Dec(Hex) | Bits                                   | Default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Frame<br>Sync'd                                 | Bad<br>Frame            |  |  |  |
|----------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------|--|--|--|
| 12560                | 15:0                                   | 0x00E0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_damp_max_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                 |                         |  |  |  |
| R0x3110              | applica                                | tions, the valu                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | or recursiveDamp (multiplied by 256 since internal value is typical <1). Fo<br>ue of recursiveDamp should be <1, otherwise AE will overshoot the target<br>uired, it may be desirable to allow recursiveDamp >1. Default value: 0.87                                                                                                                                                                                                                             | . For app                                       |                         |  |  |  |
| 12562                | 15:0                                   | 0x2800                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_dcg_exposure_high_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                 |                         |  |  |  |
| R0x3112              | The val                                | ue must be gr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | (reg 0x3114) * AEDCGEXPOSURELOW (reg. 0x3116)                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                 |                         |  |  |  |
| 12564                | 15:0                                   | 0x0800                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_dcg_exposure_high_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                 |                         |  |  |  |
| R0x3114              | Integra                                | tion time belo                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ow which AE (if enabled) switches to DCG lo gain.                                                                                                                                                                                                                                                                                                                                                                                                                |                                                 |                         |  |  |  |
| 12566                | 15:0                                   | 0x0400                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_dcg_gain_factor_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                 |                         |  |  |  |
| R0x3116              |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DCG Hi and DCG Lo (multiplied by 256).<br>DCG gain characteristics of the sensor.                                                                                                                                                                                                                                                                                                                                                                                |                                                 |                         |  |  |  |
| 12568                | 15:0                                   | 0x0040                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_dcg_gain_factor_inv_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                 | N                                               | N                       |  |  |  |
| R0x3118              |                                        | Inverse of gain ratio between DCG Hi and DCG Lo (multiplied by 256).  Tuned to match the DCG gain characteristics of the sensor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                 |                         |  |  |  |
| 12572                | 15:0                                   | 0x02A0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_max_exposure_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                        | N                                               | N                       |  |  |  |
| R0x311C              | Maxim                                  | um integratio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | n (exposure) time in rows to be used by AE.                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                 |                         |  |  |  |
| 12574                | 15:0                                   | 0x0001                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_min_exposure_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                        | N                                               | N                       |  |  |  |
| R0x311E              | Minimu                                 | ım integratio                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | n (exposure) time in rows to be used by AE.                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                 |                         |  |  |  |
| 12576                | 15:0                                   | 0x0064                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_low_mean_target_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                     | N                                               | N                       |  |  |  |
| R0x3120              | A mean conside user's d parame low end | is to specify hered sacrificed<br>lesired minimeter specifies with the sp | end mean (LEM).  ow much of the dark region may be sacrificed and at what point the dark  . The chosen point at which the dark region is considered sacrificed will v  um SNR. This choice is set using the LEM_min parameter. The perc_lowE  what percentage of pixels may be ignored in the histogram low end. If th  ds perc_lowEnd_thresh, the minimum acceptable low end mean parame  he histogram to increase exposure until the minimum low end mean is n | vary base<br>nd_thres<br>e percent<br>eter (LEM | d on the<br>h<br>age of |  |  |  |
| 12578                | 15:0                                   | 0x0F5C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_hist_low_thresh_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                     | N                                               | N                       |  |  |  |
| R0x3122              |                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | that must be in the histogram low end before low end mean limiting is a<br>Default: 6% * 65536 = 3932 = 0x0F5C                                                                                                                                                                                                                                                                                                                                                   | pplied.                                         |                         |  |  |  |
| 12580                | 15:0                                   | 0x7FFF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_dark_cur_thresh_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                 |                         |  |  |  |
| R0x3124              | The dar<br>Note th                     | k current leve<br>at increased i                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | el that stops AE from increasing integration time.  Integration time would increase dark current as well and signal level (SNI)  well capacity is limited.                                                                                                                                                                                                                                                                                                       | R) would                                        | drop                    |  |  |  |
| 12582                | 15:0                                   | 0x0050                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_alpha_v1_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                            | N                                               | N                       |  |  |  |
| R0x3126              | Alpha V                                | /1 coefficient                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | weighting of mean and hist end targets.                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                 |                         |  |  |  |
| 12584                | 15:0                                   | 0x04EC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ae_alpha_coef_reg (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                 |                         |  |  |  |
| R0x3128              | [1/(v2-v                               | atio for alpha<br>v1)]*128<br>oefficient is a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | calculation weighting of mean and hist end targets.                                                                                                                                                                                                                                                                                                                                                                                                              |                                                 |                         |  |  |  |

Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits     | Default                                                                                                        | Name                                                                                                                                                | Frame<br>Sync'd | Bad<br>Frame |  |  |
|----------------------|----------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|
| 12586                | 15:0     | 0x0020                                                                                                         | ae_current_gains (RO)                                                                                                                               | N               | N            |  |  |
| R0x312A              | 15:11    | Х                                                                                                              | Reserved                                                                                                                                            |                 |              |  |  |
|                      | 10       | RO                                                                                                             | ae_conv_gain The gain decided by AE, when it is enabled and can control the conversion gain.                                                        | N               | N            |  |  |
|                      | 9:8      | RO                                                                                                             | ae_ana_gain The gain decided by AE, when it is enabled and can control the analogue gain.                                                           | N               | N            |  |  |
|                      | 7:0      | RO                                                                                                             | ae_dig_gain The gain decided by AE, when it is enabled and can control the digital gain.                                                            | N               | N            |  |  |
|                      | Shows    | the gain settii                                                                                                | ngs decided by AE.                                                                                                                                  |                 |              |  |  |
| 12608                | 15:0     | 0x0000                                                                                                         | ae_roi_x_start_offset (R/W)                                                                                                                         | N               | N            |  |  |
| R0x3140              | NOTE: i  |                                                                                                                | beach row before the ROI starts being gathered from a scaled image then the 'number of pixels' value mels                                           | nust be th      | ie           |  |  |
| 12610                | 15:0     | 0x0000                                                                                                         | ae_roi_y_start_offset (R/W)                                                                                                                         | N               | N            |  |  |
| R0x3142              | Numbe    | r of rows into                                                                                                 | each frame before the ROI starts                                                                                                                    |                 |              |  |  |
| 12612<br>R0x3144     | 15:0     | 0x0504                                                                                                         | ae_roi_x_size (R/W)                                                                                                                                 | N               | N            |  |  |
|                      | Numbe    | r of columns i                                                                                                 | n the ROI                                                                                                                                           | •               |              |  |  |
| 12614                | 15:0     | 0x03C4                                                                                                         | ae_roi_y_size (R/W)                                                                                                                                 | N               | N            |  |  |
| R0x3146              | Numbe    | r of rows in th                                                                                                | ne ROI                                                                                                                                              | •               |              |  |  |
| 12616                | 15:0     | 0x0290                                                                                                         | ae_hist_begin_perc (R/W)                                                                                                                            |                 |              |  |  |
| R0x3148              |          | Defines the percentage of Gr pixels that must have values below hist_begin. Specified as a number < 1 = 0.xxxx |                                                                                                                                                     |                 |              |  |  |
| 12618                | 15:0     | 0xFFFF                                                                                                         | ae_hist_end_perc (R/W)                                                                                                                              | N               | N            |  |  |
| R0x314A              |          |                                                                                                                | ge of Gr pixels that must have values below hist_end. Specified as a numb<br>ated as a special case and equates to 1.0 (100%)                       | per < 1 = (     | ).xxxx.      |  |  |
| 12620                | 15:0     | 0x0100                                                                                                         | ae_hist_div (R/W)                                                                                                                                   | N               | N            |  |  |
| R0x314C              | Defines  | the point at                                                                                                   | which the histogram is divided into the low and high end. Boundary valu                                                                             | e = hist_c      | liv*16       |  |  |
| 12622                | 15:0     | 0x0020                                                                                                         | ae_norm_width_min (R/W)                                                                                                                             | N               | N            |  |  |
| R0x314E              | calculat |                                                                                                                | n histogram width normalization factor (=norm_width_min*16), for norm<br>f all 1s turns off the norm_width_min option i.e.,. all absolute deviation |                 |              |  |  |
| 12624                | 15:0     | 0x0000                                                                                                         | ae_mean_h (RO)                                                                                                                                      |                 |              |  |  |
| R0x3150              | The tru  | e mean of all                                                                                                  | Gr pixels in the ROI (higher bits)                                                                                                                  | ı               |              |  |  |
| 12626                | 15:0     | 0x0000                                                                                                         | ae_mean_l (RO)                                                                                                                                      |                 |              |  |  |
| R0x3152              | The tru  | e mean of all                                                                                                  | Gr pixels in the ROI (16 least significant bits)                                                                                                    |                 |              |  |  |
| 12628                | 15:0     | 0x0000                                                                                                         | ae_hist_begin_h (RO)                                                                                                                                | N               | N            |  |  |
| R0x3154              | Code va  |                                                                                                                | ding to the histogram bin below which(hist_begin_perc*100)% of pixels                                                                               | exist (hig      | her bits     |  |  |
| 12630                | 15:0     | 0x0000                                                                                                         | ae hist begin I (RO)                                                                                                                                | 1               |              |  |  |
| R0x3156              |          |                                                                                                                | I ading to the histogram bin below which (hist_begin_perc*100)% of pixels                                                                           | s exist (lo     | wer 16       |  |  |

#### Table 2:

| Register<br>Dec(Hex) | Bits                                                                                                                     | Default                                                                                                         | Name                                                                        | Frame<br>Sync'd | Bad<br>Frame |  |  |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------|--------------|--|--|--|--|
| 12632                | 15:0                                                                                                                     | 0x0000                                                                                                          | ae_hist_end_h (RO)                                                          | N               | N            |  |  |  |  |
| R0x3158              | Code va                                                                                                                  | lue correspor                                                                                                   | nding to the histogram bin below which(hist_end_perc*100)% of pixels e      | xist (high      | er bits)     |  |  |  |  |
| 12634                | 15:0                                                                                                                     | 0x0000                                                                                                          | ae_hist_end_I (RO)                                                          | N               | N            |  |  |  |  |
| R0x315A              | Code va<br>bits)                                                                                                         | alue correspor                                                                                                  | nding to the histogram bin below which(hist_end_perc*100)% of pixels e      | xist (lowe      | er 16        |  |  |  |  |
| 12636                | 15:0                                                                                                                     | 0x0000                                                                                                          | ae_hist_end_mean_h (RO)                                                     | N               | N            |  |  |  |  |
| R0x315C              | The true mean of all Gr pixels in the ROI that fall into the low end of the histogram (where low hist_div) (higher bits) |                                                                                                                 |                                                                             |                 |              |  |  |  |  |
| 12638                | 15:0                                                                                                                     | 0x0000                                                                                                          | ae_hist_end_mean_I (RO)                                                     | N               | N            |  |  |  |  |
| R0x315E              | The true<br>hist_div<br>(lower:                                                                                          | v)                                                                                                              | Gr pixels in the ROI that fall into the low end of the histogram (where low | end is de       | fined by     |  |  |  |  |
| 12640                | 15:0                                                                                                                     | 0x0000                                                                                                          | ae_perc_low_end (RO)                                                        | N               | N            |  |  |  |  |
| R0x3160              | Percent                                                                                                                  | Percentage of Gr pixels in ROI that fall into the low end of the histogram. Specified as a number < 1 = 0.xxxxx |                                                                             |                 |              |  |  |  |  |
| 12642                | 15:0                                                                                                                     | 0x0000                                                                                                          | ae_norm_abs_dev (RO)                                                        | N               | N            |  |  |  |  |
| R0x3162              | Percent                                                                                                                  | Percentage of Gr pixels in ROI that fall into the low end of the histogram. Specified as a number < 1 = 0.xxxxx |                                                                             |                 |              |  |  |  |  |
| 12644                | 15:0                                                                                                                     | 0x0001                                                                                                          | ae_coarse_integration_time (RO)                                             | N               | N            |  |  |  |  |
| R0x3164              | The inte                                                                                                                 | The integration time decided by AE.                                                                             |                                                                             |                 |              |  |  |  |  |
| 12646                | 15:0                                                                                                                     | 0x029F                                                                                                          | ae_ag_exposure_hi (R/W)                                                     | Ν               | N            |  |  |  |  |
| R0x3166              | At this i                                                                                                                | integration tir                                                                                                 | me, the analog gain is increased (when AE is enabled to control also the a  | nalog ga        | in).         |  |  |  |  |
| 12648                | 15:0                                                                                                                     | 0x0118                                                                                                          | ae_ag_exposure_lo (R/W)                                                     | N               | N            |  |  |  |  |
| R0x3168              | At this i                                                                                                                | integration tir                                                                                                 | me, the AE is reduced (when AE is enabled to control the analog gain also   | ),              |              |  |  |  |  |
| 12650                | 15:0                                                                                                                     | 0x0200                                                                                                          | ae_ag_gain1 (R/W)                                                           | N               | N            |  |  |  |  |
| R0x316A              | Real ga                                                                                                                  | in ratio betwe                                                                                                  | en analog gain 0 and 1.                                                     |                 |              |  |  |  |  |
| 12652                | 15:0                                                                                                                     | 0x0200                                                                                                          | ae_ag_gain2 (R/W)                                                           | N               | N            |  |  |  |  |
| R0x316C              | The rea                                                                                                                  | l gain ratio be                                                                                                 | tween analog gain 2 and 1.                                                  |                 |              |  |  |  |  |
| 12654                | 15:0                                                                                                                     | 0x0200                                                                                                          | ae_ag_gain3 (R/W)                                                           | N               | N            |  |  |  |  |
| R0x316E              | The rea                                                                                                                  | l gain ratio be                                                                                                 | tween analog gain2 and gain3.                                               |                 |              |  |  |  |  |
| 12656                | 15:0                                                                                                                     | 0x0080                                                                                                          | ae_inv_ag_gain1 (R/W)                                                       |                 |              |  |  |  |  |
| R0x3170              | The rea                                                                                                                  | l inverse gain                                                                                                  | ratio between analog gain 0 and 1.                                          |                 |              |  |  |  |  |
| 12658                | 15:0                                                                                                                     | 0x0080                                                                                                          | ae_inv_ag_gain2 (R/W)                                                       | N               | N            |  |  |  |  |
| R0x3172              | The rea                                                                                                                  | l inverse gain                                                                                                  | ratio (1 to 2).                                                             |                 |              |  |  |  |  |
| 12660                | 15:0                                                                                                                     | 0x0080                                                                                                          | ae_inv_ag_gain3 (R/W)                                                       |                 |              |  |  |  |  |
| R0x3174              | The rea                                                                                                                  | l inverse gain                                                                                                  | ratio (2 to 3).                                                             |                 |              |  |  |  |  |



Table 2:

| Register<br>Dec(Hex) | Bits                                  | Default                               | Name                                                                                                                                                             | Frame<br>Sync'd | Bad<br>Frame |  |  |  |
|----------------------|---------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|--|
| 12672                | 15:0                                  | 0x8000                                | delta_dk_control (R/W)                                                                                                                                           |                 |              |  |  |  |
| R0x3180              | 15                                    | 0x0001                                | delta_dk_sub_en Enabling the delta dark correction.                                                                                                              | N               | N            |  |  |  |
|                      | 14                                    | 0x0000                                | delta_dk_every_frame Runnig the delta dark algorithm every frame or when gain, integration time is changing.                                                     | N               | N            |  |  |  |
|                      | 13                                    | 0x0000                                | delta_dk_clip_en Enables the clipping of dark current. If the measured dark current is higher than clip level, only the clip level is used. See register 0x3182. | N               | N            |  |  |  |
|                      | 12                                    | 0x0000                                | Reserved                                                                                                                                                         |                 |              |  |  |  |
|                      | 11:0                                  | Х                                     | Reserved                                                                                                                                                         |                 |              |  |  |  |
| 12674                | 15:0                                  | 0x7FFF                                | delta_dk_clip (R/W)                                                                                                                                              | N               | N            |  |  |  |
| R0x3182              | Clip lev                              | Clip level for measured dark level.   |                                                                                                                                                                  |                 |              |  |  |  |
| 12676                | 15:0                                  | 0x0000                                | delta_dk_t1 (RO)                                                                                                                                                 | N               | N            |  |  |  |
| R0x3184              | Measur                                | Measured dark current for exposure T1 |                                                                                                                                                                  |                 |              |  |  |  |
| 12678                | 15:0                                  | 0x0000                                | delta_dk_t2 (RO)                                                                                                                                                 | N               | N            |  |  |  |
| R0x3186              | Measur                                | Measured dark current for exposure T2 |                                                                                                                                                                  |                 |              |  |  |  |
| 12680                | 15:0                                  | 0x0000                                | delta_dk_t3 (RO)                                                                                                                                                 | N               | N            |  |  |  |
| R0x3188              | Measured dark current for exposure T3 |                                       |                                                                                                                                                                  |                 |              |  |  |  |
| 12682                | 15:0                                  | 0x0FA0                                | hdr_mc_ctrl1 (R/W)                                                                                                                                               | N               | N            |  |  |  |
| R0x318A              | 15:12                                 | Х                                     | Reserved                                                                                                                                                         |                 |              |  |  |  |
|                      | 11:0                                  | 0x0FA0                                | s2_threshold                                                                                                                                                     | N               | N            |  |  |  |
| 12684                | 15:0                                  | 0x0040                                | hdr_mc_ctrl2 (R/W)                                                                                                                                               | N               | N            |  |  |  |
| R0x318C              | 15                                    | 0x0000                                | mc_noise_filter_en                                                                                                                                               | N               | N            |  |  |  |
|                      | 14                                    | 0x0000                                | motion_correction_en 0: Disable motion detection and correction 1: Enable motion detection and correction                                                        | N               | N            |  |  |  |
|                      | 13:12                                 | 0x0000                                | bypass_pix_comb 00: Smooth combination of three components. 01: T1 data 10: T2 data 11: T3 data                                                                  | N               | N            |  |  |  |
|                      | 11:0                                  | 0x0040                                | mc_diff_threshold                                                                                                                                                | N               | N            |  |  |  |

Table 2: Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits  | Default | Name                                                                                                                                                                                                                                                  | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12686                | 15:0  | 0x0110  | hdr_mc_ctrl3 (R/W)                                                                                                                                                                                                                                    | N               | N            |
| R0x318E              | 15:14 | 0x0000  | pixel_build_mode_cb 00: Normal hdr pixel build 01: Discard t3_data ie. region 4 or 5 data treated as region 3 10: Discard t2_data and t3_data, i.e., all data treated as region 1 11: Discard t1_data and t2_data, i.e., all data treated as region 5 | N               | N            |
|                      | 13:12 | 0x0000  | pixel_build_mode 00: Normal HDR pixel build 01: Discard t3_data ie. region 4 or 5 data treated as region 3 10: Discard t2_data and t3_data, i.e., all data treated as region 1 11: Discard t1_data and t2_data, i.e., all data treated as region 5    | N               | N            |
|                      | 11:10 | Χ       | Reserved                                                                                                                                                                                                                                              |                 |              |
|                      | 9     | 0x0000  | motion2_en 0: Motion type 2 is ignored when detecting motion 1: Motion type 2 is considered when detecting motion                                                                                                                                     | N               | N            |
|                      | 8     | 0x0001  | motion_correct_2d_en  0: Perform 1D motion detection and correction (if motion_correction_en = 1)  1: Perform 2D motion detection and correction (if motion_correction_en = 1)                                                                        | N               | N            |
|                      | 7:0   | 0x0010  | mc_count_threshold                                                                                                                                                                                                                                    | N               | N            |
| 12688                | 15:0  | 0x4BA0  | hdr_mc_ctrl4 (R/W)                                                                                                                                                                                                                                    | N               | N            |
| R0x3190              | 15    | 0x0000  | noise_filter_dlo_quad 0: Linear weighting function for the digital lateral overflow noise filter. 1: Quadratic weighting function for the digital lateral overflow noise filter.                                                                      | N               | N            |
|                      | 14    | 0x0001  | noise_filter_dlo_en Enable noise filtering in the digital lateral overflow pixel combination.                                                                                                                                                         | N               | N            |
|                      | 13    | 0x0000  | pixel_build_dlo  0: Use the smooth combination method for combining t1, t2 and t3 data.  1: Use the digital lateral overflow method for combining t1, t2 and t3 data. This also overrides R0x318c[14], MOTION_CORRECTION_EN, which gets disabled.     | Υ               | N            |
|                      | 12    | 0x0000  | mc_t1_sel 0: Regular motion correction 1: Motion corrupted pixels forced to use T1 data                                                                                                                                                               | N               | N            |
|                      | 11:0  | 0x0BA0  | t2_no_corr_threshold                                                                                                                                                                                                                                  | N               | N            |
| 12690                | 15:0  | 0x0400  | hdr_mc_ctrl5 (R/W)                                                                                                                                                                                                                                    | N               | N            |
| R0x3192              | 15:13 | Х       | Reserved                                                                                                                                                                                                                                              |                 |              |
|                      | 12:0  | 0x0400  | s12_range                                                                                                                                                                                                                                             | N               | N            |
| 12692                | 15:0  | 0x0BB8  | hdr_mc_ctrl6 (R/W)                                                                                                                                                                                                                                    |                 |              |
| R0x3194              | 15:12 | Х       | Reserved                                                                                                                                                                                                                                              |                 |              |
|                      | 11:0  | 0x0BB8  | t1_barrier Barrier for clipping T1 data in the digital lateral overflow combination method.                                                                                                                                                           | Y               | N            |

Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits  | Default | Name                                                                                                                                                                                                                                                                                                                                                                                                                                    | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12694                | 15:0  | 0x0DAC  | hdr_mc_ctrl7 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                      | Υ               | N            |
| R0x3196              | 15:12 | Х       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |
|                      | 11:0  | 0x0DAC  | t2_barrier Barrier for clipping T2 data in the digital lateral overflow combination method.                                                                                                                                                                                                                                                                                                                                             | Υ               | N            |
| 12696                | 15:0  | 0x0FA0  | hdr_mc_ctrl8 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                      | Υ               | N            |
| R0x3198              | 15:12 | Х       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |
|                      | 11:0  | 0x0FA0  | t3_barrier Barrier for clipping T3 data in the digital lateral overflow combination method.                                                                                                                                                                                                                                                                                                                                             | Υ               | N            |
| 12698                | 15:0  | 0x100B  | hdr_comp_knee1 (RO)                                                                                                                                                                                                                                                                                                                                                                                                                     | N               | N            |
| R0x319A              | 15:13 | Х       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |
|                      | 12:8  | RO      | p2_comp_knee                                                                                                                                                                                                                                                                                                                                                                                                                            | N               | N            |
|                      | 7:5   | Χ       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |
|                      | 4:0   | RO      | p1_comp_knee                                                                                                                                                                                                                                                                                                                                                                                                                            | N               | N            |
| 12700                | 15:0  | 0x0014  | hdr_comp_knee2 (RO)                                                                                                                                                                                                                                                                                                                                                                                                                     | N               | N            |
| R0x319C              | 15:5  | Х       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |
|                      | 4:0   | RO      | pmax_comp_knee                                                                                                                                                                                                                                                                                                                                                                                                                          | N               | N            |
| 12702                | 15:0  | 0x6080  | hdr_mc_ctrl9 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                      | Υ               | N            |
| R0x319E              | 15:12 | 0x0006  | s12_dlo_range Range of code values for the noise filter weighting transfer function for digital lateral overflow defined by s2_dlo - s1_dlo 4'b0000 = 1 4'b0001 = 2 4'b0010 = 4 4'b0011 = 8 4'b0101 = 32 4'b0110 = 64 4'b0111 = 128 4'b1010 = 256 4'b1011 = 128 4'b1010 = 1024 4'b1011 = 2048 4'b1011 = 2048 4'b1100 = 4096 >= 4'b1101 = 8192  Setting the range to 8192 effectively sets s1 to -4095 and s2 to 4095.  s2_dlo_threshold | Y               | N            |
|                      | 11:0  | 0x0080  | Threshold level for end point of noise filter weighting transfer function for digital lateral overflow.                                                                                                                                                                                                                                                                                                                                 | Y               | N            |
| 12704                | 15:0  | 0x0BA0  | hdr_mc_ctrl10 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                     | N               | N            |
| R0x31A0              | 15:12 | Х       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |
|                      | 11:0  | 0x0BA0  | s1_mc_threshold Separate S1 threshold (start of weighting function for smooth HDR pixel combination) for motion compensation.                                                                                                                                                                                                                                                                                                           | N               | N            |



| Register<br>Dec(Hex) | Bits                                                              | Default                                                          | Name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12706                | 15:0                                                              | 0x0BB8                                                           | hdr_mc_ctrl11 (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                 |              |
| R0x31A2              | 15:12                                                             | Х                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 |              |
|                      | 11:0                                                              | 0x0BB8                                                           | noise_dlo_dis_threshold For the digital lateral overflow method, if either T1 data, T2 data or T3 data is greater than this threshold, noise filtering is turned off. Evaluated on a single pixel.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | N               | N            |
| 12736<br>R0x31C0     | 15:0                                                              | 0x0000                                                           | hispi_timing (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |              |
|                      | lane 0 Bits (5:: lane 1 Bits (8:6 lane 2 Bits (11 lane 3 Bits (14 | B) = DLL delay b) = DLL delay c:9) = DLL delay c:12) = DLL delay | y setting for data y setting for data y setting for data y setting for data lay setting for clock lane ects a tap along a delay element. Each stage is 1/8 of a symbol period. We element is powered down.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | hen the c       | delay is     |
| 12742                | 15:0                                                              | 0x8000                                                           | hispi control status (R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |              |
| R0x31C6              | 15:14                                                             | RO                                                               | hispi status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | N               | N            |
|                      | 13:10                                                             | X                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | - ' '           |              |
|                      | 9:2                                                               | 0x00000<br>X                                                     | hispi_control bit[0] => stream mode enable. bit[1] => Enable 3 lanes for compressed data bit[2:4]=> test mode defined as: 000 => transmit constant 0 on all enabled data lanes. 001 => transmit constant 1 on all enabled data lanes. 010 => transmit square wave at the half the potential serial data rate on all the enabled lanes. 011=> transmit square wave at the pixel data rate on all the enabled lanes. 100 => transmit a continuous, repeated, sequence of pseudo random data, with no SAV code, copied on all enabled data lanes. 101 => replace pixel data with a known sequence (PN9), copied on all the enabled data lanes. bit[5] => test mode enable bit[6]=> io test enable bit[7] => frame wide checksum test enable Reserved | N               | N            |
|                      | See des                                                           | criptions in tl                                                  | ne bit fields.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |              |
| 12744<br>R0x31C8     | 15:0                                                              | 0xFFFF                                                           | hispi_crc_0 (RO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | N               | N            |
| 12746<br>R0x31CA     | 15:0                                                              | 0xFFFF                                                           | hispi_crc_1 (RO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | N               | N            |
| 12748<br>R0x31CC     | 15:0                                                              | 0xFFFF                                                           | hispi_crc_2 (RO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | N               | N            |

| Register<br>Dec(Hex) | Bits                 | Default                           | Name                                                                                                                                                                                                                                                                                 | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|----------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 12750<br>R0x31CE     | 15:0                 | 0xFFFF                            | hispi_crc_3 (RO)                                                                                                                                                                                                                                                                     | N               | N            |
| 12752                | 15:0                 | 0x0000                            | hdr_comp (R/W)                                                                                                                                                                                                                                                                       | N               | N            |
| R0x31D0              | 15:3                 | Х                                 | Reserved                                                                                                                                                                                                                                                                             |                 |              |
|                      | 2                    | 0x0000                            | compand_mode Compand Mode set to 0: Input data is (wrongly) clipped at input 1: Input data is always treated as 20-bit                                                                                                                                                               | N               | N            |
|                      | 1                    | 0x0000                            | compand_14bits 0: Compand to 12 bits. 1: Compand to 14 bits                                                                                                                                                                                                                          | N               | N            |
|                      | 0                    | 0x0000                            | compand_en Enables companding                                                                                                                                                                                                                                                        | N               | N            |
| 12754<br>R0x31D2     | 15:0                 | 0x0000                            | stat_frame_id (R/W)                                                                                                                                                                                                                                                                  | N               | N            |
| 12758                | 15:0                 | 0xFFFF                            | i2c_wrt_checksum (R/W)                                                                                                                                                                                                                                                               | N               | N            |
| R0x31D6              | Checks               | um of I2C wri                     | te operations.                                                                                                                                                                                                                                                                       |                 |              |
| 12768                | 15:0                 | 0x0000                            | pix_def_id (R/W)                                                                                                                                                                                                                                                                     |                 |              |
| R0x31E0              | 15                   | 0x0000                            | test When set, the pixel defect ID block is set in test mode. The contents of the defect RAMS can then be read at registers 0x31e2-3 and 0x31e4-5. To move to next entry, it is necessary to write to register bits 0x31e0-1[14:13]. This bit needs to be set to 0 before streaming. | N               | Y            |
|                      | 14:2                 | Х                                 | Reserved                                                                                                                                                                                                                                                                             |                 |              |
|                      | 1                    | 0x0000                            | correction_mode Mode of pixel defect correction. 0: Tag bad pixels with the reserved value 0. 1: Correct bad pixels, using Micron's traditional 1D correction scheme.                                                                                                                | N               | Y            |
|                      | 0                    | 0x0000                            | enable<br>Enable pixel defect correction.                                                                                                                                                                                                                                            | N               | Υ            |
| 12770                | 15:0                 | 0x0000                            | pix_def_id_base_ram (R/W)                                                                                                                                                                                                                                                            | N               | N            |
| R0x31E2              | Data to              | be written to                     | or read from the BASE RAM must be written to or read from this register                                                                                                                                                                                                              | r.              |              |
| 12772                | 15:0                 | 0x0000                            | pix_def_id_stream_ram (R/W)                                                                                                                                                                                                                                                          | N               | N            |
| R0x31E4              | Data to              | be read from                      | the STREAM RAM must be read from this register.                                                                                                                                                                                                                                      |                 |              |
| 12774                | 15:0                 | 0x0000                            | pix_def_ram_rd_addr (R/W)                                                                                                                                                                                                                                                            | N               | N            |
| R0x31E6              | 15                   | 0x0000                            | Reserved                                                                                                                                                                                                                                                                             |                 |              |
|                      | 14:8                 | Х                                 | Reserved                                                                                                                                                                                                                                                                             |                 |              |
|                      | 7:0                  | 0x0000                            | Reserved                                                                                                                                                                                                                                                                             |                 |              |
|                      | There is<br>Bit [15] | s no auto incre<br>indicate if ba | egister points to location in the BASE and/or STREAM RAM to be read by I<br>ement on read, This register must be updated before read.<br>se_ram_end_addr should be updated with the address in bits [7]:[0]. No<br>when bit [15] is activated.                                       |                 |              |
|                      |                      |                                   |                                                                                                                                                                                                                                                                                      |                 |              |
| 12776<br>R0x31E8     | 15:0                 | 0x0000                            | horizontal_cursor_position (R/W)                                                                                                                                                                                                                                                     | N               | N            |



Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits                 | Default                                                                                                                                                                                                                                                                          | Name                                                                                                                                                                                                                          | Frame<br>Sync'd | Bad<br>Frame |  |  |
|----------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--|--|
|                      | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | vertical_cursor_position (R/W)                                                                                                                                                                                                | N               | N            |  |  |
| R0x31EA              | Specify              | the start colu                                                                                                                                                                                                                                                                   | mn for the test cursor.                                                                                                                                                                                                       |                 |              |  |  |
|                      | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | horizontal_cursor_width (R/W)                                                                                                                                                                                                 | N               | N            |  |  |
| R0x31EC              | Specify              | the width, in                                                                                                                                                                                                                                                                    | rows, of the horizontal test cursor. A width of 0 disables the cursor.                                                                                                                                                        |                 |              |  |  |
| _                    | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | vertical_cursor_width (R/W)                                                                                                                                                                                                   | N               | N            |  |  |
| R0x31EE              | Specify              | the width, in                                                                                                                                                                                                                                                                    | columns, of the vertical test cursor. A width of 0 disables the cursor.                                                                                                                                                       |                 |              |  |  |
|                      | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | fuse_id1 (R/W)                                                                                                                                                                                                                | N               | N            |  |  |
|                      | progran              | ts 15:0 of the fused chip ID. Read protected. Set reset_register[5] to get access to register. Before ogrammed, this register will read 0x0000. After programming it will read back the programmed rite (the programmed value can be over-written and will be restored on reset) |                                                                                                                                                                                                                               |                 |              |  |  |
| 12790                | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | fuse_id2 (R/W)                                                                                                                                                                                                                | N               | N            |  |  |
|                      | are prog             | grammed, thi                                                                                                                                                                                                                                                                     | ed chip ID. Read protected. Set reset_register[5] to get access to register. s register will read 0x0000. After programming it will read back the proggrammed value can be over-written and will be restored on reset)        |                 |              |  |  |
| _                    | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | fuse_id3 (R/W)                                                                                                                                                                                                                | N               | N            |  |  |
|                      | are prog             | grammed, thi                                                                                                                                                                                                                                                                     | ed chip ID. Read protected. Set reset_register[5] to get access to register. s register will read 0x0000. After programming it will read back the programmed value can be over-written and will be restored on reset)         |                 |              |  |  |
| 12794                | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | fuse_id4 (R/W)                                                                                                                                                                                                                | N               | N            |  |  |
|                      | are prog             | grammed, thi                                                                                                                                                                                                                                                                     | ed chip ID. Read protected. Set reset_register[5] to get access to register.<br>s register will read 0x0000. After programming it will read back the prog<br>grammed value can be over-written and will be restored on reset) |                 |              |  |  |
|                      | 15:0                 | 0x3020                                                                                                                                                                                                                                                                           | i2c_ids (R/W)                                                                                                                                                                                                                 | N               | N            |  |  |
| R0x31FC              | I <sup>2</sup> C add | resses.                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                               | •               |              |  |  |
| 14336                | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | otpm_data_0 (R/W)                                                                                                                                                                                                             | N               | N            |  |  |
| R0x3800              | OTPM_I               | DATA_0                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                               | •               |              |  |  |
| 14338                | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | otpm_data_1 (R/W)                                                                                                                                                                                                             | N               | N            |  |  |
| R0x3802              | OTPM_I               | DATA_1                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                               |                 |              |  |  |
| 14340<br>R0x3804     | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | otpm_data_2 (R/W)                                                                                                                                                                                                             | N               | N            |  |  |
| 14342<br>R0x3806     | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | otpm_data_3 (R/W)                                                                                                                                                                                                             | N               | N            |  |  |
| R0x3808              | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | otpm_data_4 (R/W)                                                                                                                                                                                                             | N               | N            |  |  |
| R0x380A              | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | otpm_data_5 (R/W)                                                                                                                                                                                                             | N               | N            |  |  |
| 14348<br>R0x380C     | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | otpm_data_6 (R/W)                                                                                                                                                                                                             | N               | N            |  |  |
| R0x380E              | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | otpm_data_7 (R/W)                                                                                                                                                                                                             |                 |              |  |  |
| 14352<br>R0x3810     | 15:0                 | 0x0000                                                                                                                                                                                                                                                                           | otpm_data_8 (R/W)                                                                                                                                                                                                             | N               | N            |  |  |
| 14354                |                      |                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                               | 1               | 1            |  |  |



Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits | Default | Name               | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|--------------------|-----------------|--------------|
| 14356<br>R0x3814     | 15:0 | 0x0000  | otpm_data_10 (R/W) | N               | N            |
| 14358<br>R0x3816     | 15:0 | 0x0000  | otpm_data_11 (R/W) | N               | N            |
| 14360<br>R0x3818     | 15:0 | 0x0000  | otpm_data_12 (R/W) | N               | N            |
| 14362<br>R0x381A     | 15:0 | 0x0000  | otpm_data_13 (R/W) | N               | N            |
| 14364<br>R0x381C     | 15:0 | 0x0000  | otpm_data_14 (R/W) | N               | N            |
| 14366<br>R0x381E     | 15:0 | 0x0000  | otpm_data_15 (R/W) | N               | N            |
| 14368<br>R0x3820     | 15:0 | 0x0000  | otpm_data_16 (R/W) | N               | N            |
| 14370<br>R0x3822     | 15:0 | 0x0000  | otpm_data_17 (R/W) | N               | N            |
| 14372<br>R0x3824     | 15:0 | 0x0000  | otpm_data_18 (R/W) | N               | N            |
| 14374<br>R0x3826     | 15:0 | 0x0000  | otpm_data_19 (R/W) | N               | N            |
| 14376<br>R0x3828     | 15:0 | 0x0000  | otpm_data_20 (R/W) | N               | N            |
| 14378<br>R0x382A     | 15:0 | 0x0000  | otpm_data_21 (R/W) | N               | N            |
| 14380<br>R0x382C     | 15:0 | 0x0000  | otpm_data_22 (R/W) | N               | N            |
| 14382<br>R0x382E     | 15:0 | 0x0000  | otpm_data_23 (R/W) | N               | N            |
| 14384<br>R0x3830     | 15:0 | 0x0000  | otpm_data_24 (R/W) | N               | N            |
| 14386<br>R0x3832     | 15:0 | 0x0000  | otpm_data_25 (R/W) | N               | N            |
| 14388<br>R0x3834     | 15:0 | 0x0000  | otpm_data_26 (R/W) | N               | N            |
| 14390<br>R0x3836     | 15:0 | 0x0000  | otpm_data_27 (R/W) | N               | N            |
| 14392<br>R0x3838     | 15:0 | 0x0000  | otpm_data_28 (R/W) | N               | N            |
| 14394<br>R0x383A     | 15:0 | 0x0000  | otpm_data_29 (R/W) | N               | N            |
| 14396<br>R0x383C     | 15:0 | 0x0000  | otpm_data_30 (R/W) | N               | N            |
| 14398<br>R0x383E     | 15:0 | 0x0000  | otpm_data_31 (R/W) | N               | N            |
| 14400<br>R0x3840     | 15:0 | 0x0000  | otpm_data_32 (R/W) | N               | N            |
| 14402<br>R0x3842     | 15:0 | 0x0000  | otpm_data_33 (R/W) | N               | N            |



Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits | Default | Name               | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|--------------------|-----------------|--------------|
| 14404<br>R0x3844     | 15:0 | 0x0000  | otpm_data_34 (R/W) | N               | N            |
| 14406<br>R0x3846     | 15:0 | 0x0000  | otpm_data_35 (R/W) | N               | N            |
| 14408<br>R0x3848     | 15:0 | 0x0000  | otpm_data_36 (R/W) | N               | N            |
| 14410<br>R0x384A     | 15:0 | 0x0000  | otpm_data_37 (R/W) | N               | N            |
| 14412<br>R0x384C     | 15:0 | 0x0000  | otpm_data_38 (R/W) | N               | N            |
| 14414<br>R0x384E     | 15:0 | 0x0000  | otpm_data_39 (R/W) | N               | N            |
| 14416<br>R0x3850     | 15:0 | 0x0000  | otpm_data_40 (R/W) | N               | N            |
| 14418<br>R0x3852     | 15:0 | 0x0000  | otpm_data_41 (R/W) | N               | N            |
| 14420<br>R0x3854     | 15:0 | 0x0000  | otpm_data_42 (R/W) | N               | N            |
| 14422<br>R0x3856     | 15:0 | 0x0000  | otpm_data_43 (R/W) |                 |              |
| 14424<br>R0x3858     | 15:0 | 0x0000  | otpm_data_44 (R/W) | N               | N            |
| 14426<br>R0x385A     | 15:0 | 0x0000  | otpm_data_45 (R/W) | N               | N            |
| 14428<br>R0x385C     | 15:0 | 0x0000  | otpm_data_46 (R/W) | N               | N            |
| 14430<br>R0x385E     | 15:0 | 0x0000  | otpm_data_47 (R/W) | N               | N            |
| 14432<br>R0x3860     | 15:0 | 0x0000  | otpm_data_48 (R/W) |                 |              |
| 14434<br>R0x3862     | 15:0 | 0x0000  | otpm_data_49 (R/W) |                 |              |
| 14436<br>R0x3864     | 15:0 | 0x0000  | otpm_data_50 (R/W) |                 |              |
| 14438<br>R0x3866     | 15:0 | 0x0000  | otpm_data_51 (R/W) |                 |              |
| 14440<br>R0x3868     | 15:0 | 0x0000  | otpm_data_52 (R/W) |                 |              |
| 14442<br>R0x386A     | 15:0 | 0x0000  | otpm_data_53 (R/W) |                 |              |
| 14444<br>R0x386C     | 15:0 | 0x0000  | otpm_data_54 (R/W) |                 |              |
| 14446<br>R0x386E     | 15:0 | 0x0000  | otpm_data_55 (R/W) |                 |              |
| 14448<br>R0x3870     | 15:0 | 0x0000  | otpm_data_56 (R/W) |                 |              |
| 14450<br>R0x3872     | 15:0 | 0x0000  | otpm_data_57 (R/W) |                 |              |

Table 2: Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits | Default | Name               | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|--------------------|-----------------|--------------|
| 14452<br>R0x3874     | 15:0 | 0x0000  | otpm_data_58 (R/W) |                 |              |
| 14454<br>R0x3876     | 15:0 | 0x0000  | otpm_data_59 (R/W) |                 |              |
| 14456<br>R0x3878     | 15:0 | 0x0000  | otpm_data_60 (R/W) |                 |              |
| 14458<br>R0x387A     | 15:0 | 0x0000  | otpm_data_61 (R/W) | N               | N            |
| 14460<br>R0x387C     | 15:0 | 0x0000  | otpm_data_62 (R/W) |                 |              |
| 14462<br>R0x387E     | 15:0 | 0x0000  | otpm_data_63 (R/W) | N               | N            |
| 14464<br>R0x3880     | 15:0 | 0x0000  | otpm_data_64 (R/W) | N               | N            |
| 14466<br>R0x3882     | 15:0 | 0x0000  | otpm_data_65 (R/W) | N               | N            |
| 14468<br>R0x3884     | 15:0 | 0x0000  | otpm_data_66 (R/W) | N               | N            |
| 14470<br>R0x3886     | 15:0 | 0x0000  | otpm_data_67 (R/W) |                 |              |
| 14472<br>R0x3888     | 15:0 | 0x0000  | otpm_data_68 (R/W) | N               | N            |
| 14474<br>R0x388A     | 15:0 | 0x0000  | otpm_data_69 (R/W) | N               | N            |
| 14476<br>R0x388C     | 15:0 | 0x0000  | otpm_data_70 (R/W) | N               | N            |
| 14478<br>R0x388E     | 15:0 | 0x0000  | otpm_data_71 (R/W) | N               | N            |
| 14480<br>R0x3890     | 15:0 | 0x0000  | otpm_data_72 (R/W) | N               | N            |
| 14482<br>R0x3892     | 15:0 | 0x0000  | otpm_data_73 (R/W) |                 |              |
| 14484<br>R0x3894     | 15:0 | 0x0000  | otpm_data_74 (R/W) | N               | N            |
| 14486<br>R0x3896     | 15:0 | 0x0000  | otpm_data_75 (R/W) | N               | N            |
| 14488<br>R0x3898     | 15:0 | 0x0000  | otpm_data_76 (R/W) |                 |              |
| 14490<br>R0x389A     | 15:0 | 0x0000  | otpm_data_77 (R/W) | N               | N            |
| 14492<br>R0x389C     | 15:0 | 0x0000  | otpm_data_78 (R/W) | N               | N            |
| 14494<br>R0x389E     | 15:0 | 0x0000  | otpm_data_79 (R/W) | N               | N            |
| 14496<br>R0x38A0     | 15:0 | 0x0000  | otpm_data_80 (R/W) | N               | N            |
| 14498<br>R0x38A2     | 15:0 | 0x0000  | otpm_data_81 (R/W) | N               | N            |

Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits | Default | Name                | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|---------------------|-----------------|--------------|
| 14500<br>R0x38A4     | 15:0 | 0x0000  | otpm_data_82 (R/W)  | N               | N            |
| 14502<br>R0x38A6     | 15:0 | 0x0000  | otpm_data_83 (R/W)  | N               | N            |
| 14504<br>R0x38A8     | 15:0 | 0x0000  | otpm_data_84 (R/W)  | N               | N            |
| 14506<br>R0x38AA     | 15:0 | 0x0000  | otpm_data_85 (R/W)  | N               | N            |
| 14508<br>R0x38AC     | 15:0 | 0x0000  | otpm_data_86 (R/W)  | N               | N            |
| 14510<br>R0x38AE     | 15:0 | 0x0000  | otpm_data_87 (R/W)  | N               | N            |
| 14512<br>R0x38B0     | 15:0 | 0x0000  | otpm_data_88 (R/W)  | N               | N            |
| 14514<br>R0x38B2     | 15:0 | 0x0000  | otpm_data_89 (R/W)  | N               | N            |
| 14516<br>R0x38B4     | 15:0 | 0x0000  | otpm_data_90 (R/W)  | N               | N            |
| 14518<br>R0x38B6     | 15:0 | 0x0000  | otpm_data_91 (R/W)  | N               | N            |
| 14520<br>R0x38B8     | 15:0 | 0x0000  | otpm_data_92 (R/W)  | N               | N            |
| 14522<br>R0x38BA     | 15:0 | 0x0000  | otpm_data_93 (R/W)  | N               | N            |
| 14524<br>R0x38BC     | 15:0 | 0x0000  | otpm_data_94 (R/W)  | N               | N            |
| 14526<br>R0x38BE     | 15:0 | 0x0000  | otpm_data_95 (R/W)  | N               | N            |
| 14528<br>R0x38C0     | 15:0 | 0x0000  | otpm_data_96 (R/W)  | N               | N            |
| 14530<br>R0x38C2     | 15:0 | 0x0000  | otpm_data_97 (R/W)  | N               | N            |
| 14532<br>R0x38C4     | 15:0 | 0x0000  | otpm_data_98 (R/W)  | N               | N            |
| 14534<br>R0x38C6     | 15:0 | 0x0000  | otpm_data_99 (R/W)  | N               | N            |
| 14536<br>R0x38C8     | 15:0 | 0x0000  | otpm_data_100 (R/W) | N               | N            |
| 14538<br>R0x38CA     | 15:0 | 0x0000  | otpm_data_101 (R/W) | N               | N            |
| 14540<br>R0x38CC     | 15:0 | 0x0000  | otpm_data_102 (R/W) | N               | N            |
| 14542<br>R0x38CE     | 15:0 | 0x0000  | otpm_data_103 (R/W) | N               | N            |
| 14544<br>R0x38D0     | 15:0 | 0x0000  | otpm_data_104 (R/W) | N               | N            |
| 14546<br>R0x38D2     | 15:0 | 0x0000  | otpm_data_105 (R/W) | N               | N            |

Table 2: Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits | Default | Name                | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|---------------------|-----------------|--------------|
| 14548<br>R0x38D4     | 15:0 | 0x0000  | otpm_data_106 (R/W) | N               | N            |
| 14550<br>R0x38D6     | 15:0 | 0x0000  | otpm_data_107 (R/W) | N               | N            |
| 14552<br>R0x38D8     | 15:0 | 0x0000  | otpm_data_108 (R/W) | N               | N            |
| 14554<br>R0x38DA     | 15:0 | 0x0000  | otpm_data_109 (R/W) | N               | N            |
| 14556<br>R0x38DC     | 15:0 | 0x0000  | otpm_data_110 (R/W) | N               | N            |
| 14558<br>R0x38DE     | 15:0 | 0x0000  | otpm_data_111 (R/W) | N               | N            |
| 14560<br>R0x38E0     | 15:0 | 0x0000  | otpm_data_112 (R/W) | N               | N            |
| 14562<br>R0x38E2     | 15:0 | 0x0000  | otpm_data_113 (R/W) | N               | N            |
| 14564<br>R0x38E4     | 15:0 | 0x0000  | otpm_data_114 (R/W) | N               | N            |
| 14566<br>R0x38E6     | 15:0 | 0x0000  | otpm_data_115 (R/W) | N               | N            |
| 14568<br>R0x38E8     | 15:0 | 0x0000  | otpm_data_116 (R/W) | N               | N            |
| 14570<br>R0x38EA     | 15:0 | 0x0000  | otpm_data_117 (R/W) | N               | N            |
| 14572<br>R0x38EC     | 15:0 | 0x0000  | otpm_data_118 (R/W) | N               | N            |
| 14574<br>R0x38EE     | 15:0 | 0x0000  | otpm_data_119 (R/W) | N               | N            |
| 14576<br>R0x38F0     | 15:0 | 0x0000  | otpm_data_120 (R/W) | N               | N            |
| 14578<br>R0x38F2     | 15:0 | 0x0000  | otpm_data_121 (R/W) | N               | N            |
| 14580<br>R0x38F4     | 15:0 | 0x0000  | otpm_data_122 (R/W) | N               | N            |
| 14582<br>R0x38F6     | 15:0 | 0x0000  | otpm_data_123 (R/W) | N               | N            |
| 14584<br>R0x38F8     | 15:0 | 0x0000  | otpm_data_124 (R/W) | N               | N            |
| 14586<br>R0x38FA     | 15:0 | 0x0000  | otpm_data_125 (R/W) | N               | N            |
| 14588<br>R0x38FC     | 15:0 | 0x0000  | otpm_data_126 (R/W) | N               | N            |
| 14590<br>R0x38FE     | 15:0 | 0x0000  | otpm_data_127 (R/W) | N               | N            |
| 14592<br>R0x3900     | 15:0 | 0x0000  | otpm_data_128 (R/W) | N               | N            |
| 14594<br>R0x3902     | 15:0 | 0x0000  | otpm_data_129 (R/W) | N               | N            |



Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits | Default | Name                | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|---------------------|-----------------|--------------|
| 14596<br>R0x3904     | 15:0 | 0x0000  | otpm_data_130 (R/W) | N               | N            |
| 14598<br>R0x3906     | 15:0 | 0x0000  | otpm_data_131 (R/W) | N               | N            |
| 14600<br>R0x3908     | 15:0 | 0x0000  | otpm_data_132 (R/W) | N               | N            |
| 14602<br>R0x390A     | 15:0 | 0x0000  | otpm_data_133 (R/W) | N               | N            |
| 14604<br>R0x390C     | 15:0 | 0x0000  | otpm_data_134 (R/W) | N               | N            |
| 14606<br>R0x390E     | 15:0 | 0x0000  | otpm_data_135 (R/W) | N               | N            |
| 14608<br>R0x3910     | 15:0 | 0x0000  | otpm_data_136 (R/W) | N               | N            |
| 14610<br>R0x3912     | 15:0 | 0x0000  | otpm_data_137 (R/W) | N               | N            |
| 14612<br>R0x3914     | 15:0 | 0x0000  | otpm_data_138 (R/W) | N               | N            |
| 14614<br>R0x3916     | 15:0 | 0x0000  | otpm_data_139 (R/W) | N               | N            |
| 14616<br>R0x3918     | 15:0 | 0x0000  | otpm_data_140 (R/W) | N               | N            |
| 14618<br>R0x391A     | 15:0 | 0x0000  | otpm_data_141 (R/W) | N               | N            |
| 14620<br>R0x391C     | 15:0 | 0x0000  | otpm_data_142 (R/W) | N               | N            |
| 14622<br>R0x391E     | 15:0 | 0x0000  | otpm_data_143 (R/W) | N               | N            |
| 14624<br>R0x3920     | 15:0 | 0x0000  | otpm_data_144 (R/W) | N               | N            |
| 14626<br>R0x3922     | 15:0 | 0x0000  | otpm_data_145 (R/W) | N               | N            |
| 14628<br>R0x3924     | 15:0 | 0x0000  | otpm_data_146 (R/W) | N               | N            |
| 14630<br>R0x3926     | 15:0 | 0x0000  | otpm_data_147 (R/W) | N               | N            |
| 14632<br>R0x3928     | 15:0 | 0x0000  | otpm_data_148 (R/W) | N               | N            |
| 14634<br>R0x392A     | 15:0 | 0x0000  | otpm_data_149 (R/W) | N               | N            |
| 14636<br>R0x392C     | 15:0 | 0x0000  | otpm_data_150 (R/W) | N               | N            |
| 14638<br>R0x392E     | 15:0 | 0x0000  | otpm_data_151 (R/W) | N               | N            |
| 14640<br>R0x3930     | 15:0 | 0x0000  | otpm_data_152 (R/W) | N               | N            |
| 14642<br>R0x3932     | 15:0 | 0x0000  | otpm_data_153 (R/W) | N               | N            |



Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits | Default | Name                | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|---------------------|-----------------|--------------|
| 14644<br>R0x3934     | 15:0 | 0x0000  | otpm_data_154 (R/W) | N               | N            |
| 14646<br>R0x3936     | 15:0 | 0x0000  | otpm_data_155 (R/W) | N               | N            |
| 14648<br>R0x3938     | 15:0 | 0x0000  | otpm_data_156 (R/W) | N               | N            |
| 14650<br>R0x393A     | 15:0 | 0x0000  | otpm_data_157 (R/W) | N               | N            |
| 14652<br>R0x393C     | 15:0 | 0x0000  | otpm_data_158 (R/W) | N               | N            |
| 14654<br>R0x393E     | 15:0 | 0x0000  | otpm_data_159 (R/W) | N               | N            |
| 14656<br>R0x3940     | 15:0 | 0x0000  | otpm_data_160 (R/W) | N               | N            |
| 14658<br>R0x3942     | 15:0 | 0x0000  | otpm_data_161 (R/W) | N               | N            |
| 14660<br>R0x3944     | 15:0 | 0x0000  | otpm_data_162 (R/W) | N               | N            |
| 14662<br>R0x3946     | 15:0 | 0x0000  | otpm_data_163 (R/W) | N               | N            |
| 14664<br>R0x3948     | 15:0 | 0x0000  | otpm_data_164 (R/W) | N               | N            |
| 14666<br>R0x394A     | 15:0 | 0x0000  | otpm_data_165 (R/W) | N               | N            |
| 14668<br>R0x394C     | 15:0 | 0x0000  | otpm_data_166 (R/W) | N               | N            |
| 14670<br>R0x394E     | 15:0 | 0x0000  | otpm_data_167 (R/W) | N               | N            |
| 14672<br>R0x3950     | 15:0 | 0x0000  | otpm_data_168 (R/W) | N               | N            |
| 14674<br>R0x3952     | 15:0 | 0x0000  | otpm_data_169 (R/W) | N               | N            |
| 14676<br>R0x3954     | 15:0 | 0x0000  | otpm_data_170 (R/W) | N               | N            |
| 14678<br>R0x3956     | 15:0 | 0x0000  | otpm_data_171 (R/W) | N               | N            |
| 14680<br>R0x3958     | 15:0 | 0x0000  | otpm_data_172 (R/W) | N               | N            |
| 14682<br>R0x395A     | 15:0 | 0x0000  | otpm_data_173 (R/W) | N               | N            |
| 14684<br>R0x395C     | 15:0 | 0x0000  | otpm_data_174 (R/W) | N               | N            |
| 14686<br>R0x395E     | 15:0 | 0x0000  | otpm_data_175 (R/W) | N               | N            |
| 14688<br>R0x3960     | 15:0 | 0x0000  | otpm_data_176 (R/W) | N               | N            |
| 14690<br>R0x3962     | 15:0 | 0x0000  | otpm_data_177 (R/W) | N               | N            |



Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits | Default | Name                | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|---------------------|-----------------|--------------|
| 14692<br>R0x3964     | 15:0 | 0x0000  | otpm_data_178 (R/W) | N               | N            |
| 14694<br>R0x3966     | 15:0 | 0x0000  | otpm_data_179 (R/W) | N               | N            |
| 14696<br>R0x3968     | 15:0 | 0x0000  | otpm_data_180 (R/W) | N               | N            |
| 14698<br>R0x396A     | 15:0 | 0x0000  | otpm_data_181 (R/W) | N               | N            |
| 14700<br>R0x396C     | 15:0 | 0x0000  | otpm_data_182 (R/W) | N               | N            |
| 14702<br>R0x396E     | 15:0 | 0x0000  | otpm_data_183 (R/W) | N               | N            |
| 14704<br>R0x3970     | 15:0 | 0x0000  | otpm_data_184 (R/W) | N               | N            |
| 14706<br>R0x3972     | 15:0 | 0x0000  | otpm_data_185 (R/W) | N               | N            |
| 14708<br>R0x3974     | 15:0 | 0x0000  | otpm_data_186 (R/W) | N               | N            |
| 14710<br>R0x3976     | 15:0 | 0x0000  | otpm_data_187 (R/W) | N               | N            |
| 14712<br>R0x3978     | 15:0 | 0x0000  | otpm_data_188 (R/W) | N               | N            |
| 14714<br>R0x397A     | 15:0 | 0x0000  | otpm_data_189 (R/W) | N               | N            |
| 14716<br>R0x397C     | 15:0 | 0x0000  | otpm_data_190 (R/W) | N               | N            |
| 14718<br>R0x397E     | 15:0 | 0x0000  | otpm_data_191 (R/W) | N               | N            |
| 14720<br>R0x3980     | 15:0 | 0x0000  | otpm_data_192 (R/W) | N               | N            |
| 14722<br>R0x3982     | 15:0 | 0x0000  | otpm_data_193 (R/W) | N               | N            |
| 14724<br>R0x3984     | 15:0 | 0x0000  | otpm_data_194 (R/W) | N               | N            |
| 14726<br>R0x3986     | 15:0 | 0x0000  | otpm_data_195 (R/W) | N               | N            |
| 14728<br>R0x3988     | 15:0 | 0x0000  | otpm_data_196 (R/W) | N               | N            |
| 14730<br>R0x398A     | 15:0 | 0x0000  | otpm_data_197 (R/W) | N               | N            |
| 14732<br>R0x398C     | 15:0 | 0x0000  | otpm_data_198 (R/W) | N               | N            |
| 14734<br>R0x398E     | 15:0 | 0x0000  | otpm_data_199 (R/W) | N               | N            |
| 14736<br>R0x3990     | 15:0 | 0x0000  | otpm_data_200 (R/W) | N               | N            |
| 14738<br>R0x3992     | 15:0 | 0x0000  | otpm_data_201 (R/W) | N               | N            |

Table 2: Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked)

| Register<br>Dec(Hex) | Bits | Default | Name                | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|---------------------|-----------------|--------------|
| 14740                | 15:0 | 0x0000  | otpm data 202 (R/W) | N               | N            |
| R0x3994<br>14742     |      |         |                     |                 |              |
| R0x3996              | 15:0 | 0x0000  | otpm_data_203 (R/W) | N               | N            |
| 14744<br>R0x3998     | 15:0 | 0x0000  | otpm_data_204 (R/W) | N               | N            |
| 14746<br>R0x399A     | 15:0 | 0x0000  | otpm_data_205 (R/W) | N               | N            |
| 14748<br>R0x399C     | 15:0 | 0x0000  | otpm_data_206 (R/W) | N               | N            |
| 14750<br>R0x399E     | 15:0 | 0x0000  | otpm_data_207 (R/W) | N               | N            |
| 14752<br>R0x39A0     | 15:0 | 0x0000  | otpm_data_208 (R/W) | N               | N            |
| 14754<br>R0x39A2     | 15:0 | 0x0000  | otpm_data_209 (R/W) | N               | N            |
| 14756<br>R0x39A4     | 15:0 | 0x0000  | otpm_data_210 (R/W) | N               | N            |
| 14758<br>R0x39A6     | 15:0 | 0x0000  | otpm_data_211 (R/W) | N               | N            |
| 14760<br>R0x39A8     | 15:0 | 0x0000  | otpm_data_212 (R/W) | N               | N            |
| 14762<br>R0x39AA     | 15:0 | 0x0000  | otpm_data_213 (R/W) | N               | N            |
| 14764<br>R0x39AC     | 15:0 | 0x0000  | otpm_data_214 (R/W) | N               | N            |
| 14766<br>R0x39AE     | 15:0 | 0x0000  | otpm_data_215 (R/W) | N               | N            |
| 14768<br>R0x39B0     | 15:0 | 0x0000  | otpm_data_216 (R/W) | N               | N            |
| 14770<br>R0x39B2     | 15:0 | 0x0000  | otpm_data_217 (R/W) | N               | N            |
| 14772<br>R0x39B4     | 15:0 | 0x0000  | otpm_data_218 (R/W) | N               | N            |
| 14774<br>R0x39B6     | 15:0 | 0x0000  | otpm_data_219 (R/W) | N               | N            |
| 14776<br>R0x39B8     | 15:0 | 0x0000  | otpm_data_220 (R/W) | N               | N            |
| 14778<br>R0x39BA     | 15:0 | 0x0000  | otpm_data_221 (R/W) | N               | N            |
| 14780<br>R0x39BC     | 15:0 | 0x0000  | otpm_data_222 (R/W) | N               | N            |
| 14782<br>R0x39BE     | 15:0 | 0x0000  | otpm_data_223 (R/W) | N               | N            |
| 14784<br>R0x39C0     | 15:0 | 0x0000  | otpm_data_224 (R/W) | N               | N            |
| 14786<br>R0x39C2     | 15:0 | 0x0000  | otpm_data_225 (R/W) | N               | N            |



Manufacturer-Specific Register Descriptions (continued)
R/W (Read or Write) bit; RO (Read Only) bit; Y (Yes); N (No); YM (Yes, Masked) Table 2:

| Register<br>Dec(Hex) | Bits | Default | Name                | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|------|---------|---------------------|-----------------|--------------|
| 14788<br>R0x39C4     | 15:0 | 0x0000  | otpm_data_226 (R/W) | N               | N            |
| 14790<br>R0x39C6     | 15:0 | 0x0000  | otpm_data_227 (R/W) | N               | N            |
| 14792<br>R0x39C8     | 15:0 | 0x0000  | otpm_data_228 (R/W) | N               | N            |
| 14794<br>R0x39CA     | 15:0 | 0x0000  | otpm_data_229 (R/W) | N               | N            |
| 14796<br>R0x39CC     | 15:0 | 0x0000  | otpm_data_230 (R/W) | N               | N            |
| 14798<br>R0x39CE     | 15:0 | 0x0000  | otpm_data_231 (R/W) | N               | N            |
| 14800<br>R0x39D0     | 15:0 | 0x0000  | otpm_data_232 (R/W) | N               | N            |
| 14802<br>R0x39D2     | 15:0 | 0x0000  | otpm_data_233 (R/W) | N               | N            |
| 14804<br>R0x39D4     | 15:0 | 0x0000  | otpm_data_234 (R/W) | N               | N            |
| 14806<br>R0x39D6     | 15:0 | 0x0000  | otpm_data_235 (R/W) | N               | N            |
| 14808<br>R0x39D8     | 15:0 | 0x0000  | otpm_data_236 (R/W) | N               | N            |
| 14810<br>R0x39DA     | 15:0 | 0x0000  | otpm_data_237 (R/W) | N               | N            |
| 14812<br>R0x39DC     | 15:0 | 0x0000  | otpm_data_238 (R/W) | N               | N            |
| 14814<br>R0x39DE     | 15:0 | 0x0000  | otpm_data_239 (R/W) | N               | N            |
| 14816<br>R0x39E0     | 15:0 | 0x0000  | otpm_data_240 (R/W) | N               | N            |
| 14818<br>R0x39E2     | 15:0 | 0x0000  | otpm_data_241 (R/W) | N               | N            |
| 14820<br>R0x39E4     | 15:0 | 0x0000  | otpm_data_242 (R/W) | N               | N            |
| 14822<br>R0x39E6     | 15:0 | 0x0000  | otpm_data_243 (R/W) | N               | N            |
| 14824<br>R0x39E8     | 15:0 | 0x0000  | otpm_data_244 (R/W) | N               | N            |
| 14826<br>R0x39EA     | 15:0 | 0x0000  | otpm_data_245 (R/W) | N               | N            |
| 14828<br>R0x39EC     | 15:0 | 0x0000  | otpm_data_246 (R/W) | N               | N            |
| 14830<br>R0x39EE     | 15:0 | 0x0000  | otpm_data_247 (R/W) | N               | N            |
| 14832<br>R0x39F0     | 15:0 | 0x0000  | otpm_data_248 (R/W) | N               | N            |
| 14834<br>R0x39F2     | 15:0 | 0x0000  | otpm_data_249 (R/W) | N               | N            |



| Register<br>Dec(Hex) | Bits  | Default | Name                                                                | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|-------|---------|---------------------------------------------------------------------|-----------------|--------------|
| 14836<br>R0x39F4     | 15:0  | 0x0000  | otpm_data_250 (R/W)                                                 | N               | N            |
| 14838<br>R0x39F6     | 15:0  | 0x0000  | otpm_data_251 (R/W)                                                 | N               | N            |
| 14840<br>R0x39F8     | 15:0  | 0x0000  | otpm_data_252 (R/W)                                                 | N               | N            |
| 14842<br>R0x39FA     | 15:0  | 0x0000  | otpm_data_253 (R/W)                                                 | N               | N            |
| 14844<br>R0x39FC     | 15:0  | 0x0000  | otpm_data_254 (R/W)                                                 | N               | N            |
| 14846<br>R0x39FE     | 15:0  | 0x0000  | otpm_data_255 (R/W)                                                 | N               | N            |
| 16100                | 15:0  | 0xD208  | dac_ld_24_25 (R/W)                                                  | N               | N            |
| R0x3EE4              | 15:14 | 0x0003  | Reserved                                                            |                 |              |
|                      | 13    | 0x0000  | Reserved                                                            |                 |              |
|                      | 12    | 0x0001  | Reserved                                                            |                 |              |
|                      | 11    | 0x0000  | Reserved                                                            |                 |              |
|                      | 10    | 0x0000  | Reserved                                                            |                 |              |
|                      | 9:8   | 0x0002  | ana_sreg_col_amp_gabs Absolute gain programming of column amplifier | N               | N            |
|                      | 7:6   | Х       | Reserved                                                            |                 |              |
|                      | 5     | 0x0000  | Reserved                                                            |                 |              |
|                      | 4     | 0x0000  | Reserved                                                            |                 |              |
|                      | 3:0   | 0x0008  | Reserved                                                            |                 |              |

Table 2:

| Register<br>Dec(Hex) | Bits    | Default        | Name                                                                                                                                                                    | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|---------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 16336                | 15:0    | 0x0000         | bist_buffers_control1 (R/W)                                                                                                                                             | N               | N            |
| R0x3FD0              | 15:12   | Х              | Reserved                                                                                                                                                                |                 |              |
|                      | 11      | 0x0000         | diag_whole When set, In diagnosis mode, test until find the first error in the unit. When reset, In diagnosis mode, test only the mentioned address and word.           | N               | N            |
|                      | 10      | 0x0000         | test_en_s3 Enables BIST for S3 group of buffers                                                                                                                         | N               | N            |
|                      | 9       | 0x0000         | test_en_s2 enables BIST for s2 group of buffers                                                                                                                         | N               | N            |
|                      | 8       | 0x0000         | test_en_s1 enables BIST for s1 group of buffers                                                                                                                         | N               | N            |
|                      | 7:2     | 0x0000         | diag_unit_nr Unit number for the memory that is to be tested by buffers BIST in diagnostic mode. The values are: 0 => 47 for S1 48 => 51 for S2 52 => 53 for S3.        | N               | N            |
|                      | 1       | 0x0000         | diagnostic_mode When this bit and the bit bist_mode (bit 00, this address) are set, the BIST will only check the memory unit defined by the bits 7:2 (this address).    | N               | N            |
|                      | 0       | 0x0000         | bist_mode When set, it starts the BIST in streaming mode. It must be reset after reading the results of the BIST. For a new BIST test to start, it must be toggled.     | N               | N            |
|                      | control | s the operatio | on of the special BISt for testing the delay buffers.                                                                                                                   |                 |              |
| 16338                | 15:0    | 0x0000         | bist_buffers_control2 (R/W)                                                                                                                                             | N               | N            |
| R0x3FD2              | 15:11   | Х              | Reserved                                                                                                                                                                |                 |              |
|                      | 10:2    | 0x0000         | diag_addr The address to be diagnosed (0 to 351). Other values will not be found, therefore BIST will finish even if many failures exist.                               | N               | N            |
|                      | 1:0     | 0x0000         | diag_word The word to be diagnosed (0 to 3). 0: Bits [12:0] of memory word 1: Bits [25:13] of memory word 2: Bits [38:26] of memory word 3: Bits [51:39] of memory word | N               | N            |



| Register<br>Dec(Hex) | Bits     | Default        | Name                                                                                                                                                                                                                                   | Frame<br>Sync'd | Bad<br>Frame |
|----------------------|----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------|
| 16340                | 15:0     | 0x0000         | bist_buffers_status1 (RO)                                                                                                                                                                                                              | N               | N            |
| R0x3FD4              | 15:11    | Х              | Reserved                                                                                                                                                                                                                               |                 |              |
|                      | 10:5     | RO             | unit_failed_nr The unit number for the first encountered failed memory unit.                                                                                                                                                           | N               | N            |
|                      | 4:1      | RO             | test_seq When test failed, these bits show the detecting sequence number.                                                                                                                                                              | N               | N            |
|                      | 0        | RO             | test_failed<br>TEST_FAILED.                                                                                                                                                                                                            | N               | N            |
|                      | Status   | data from BIS  | T run.                                                                                                                                                                                                                                 |                 |              |
| 16342                | 15:0     | 0x0000         | bist_buffers_status2 (RO)                                                                                                                                                                                                              | N               | N            |
| R0x3FD6              | 15:11    | Х              | Reserved                                                                                                                                                                                                                               |                 |              |
|                      | 10:2     | RO             | failed_addr The address to the (first encountered) failed location in the memory. Values between 0 to 351.                                                                                                                             | N               | N            |
|                      | 1:0      | RO             | failed_word The failed word number. Each address in the memory is 52 bits, which is divided to 4 words of 13 bits.  Word_sel = 00 => bits 12:0. Word_sel = 01 => bits 25:13. Word_sel = 10 => bits 38:26. Word_sel = 11 => bits 51:29. | N               | N            |
|                      | Status 1 | from BIST run  |                                                                                                                                                                                                                                        |                 |              |
| 16344                | 15:0     | 0x0000         | bist_buffers_data1 (RO)                                                                                                                                                                                                                | N               | N            |
| R0x3FD8              | Data re  | ad from mem    | nory.                                                                                                                                                                                                                                  |                 |              |
| 16346                | 15:0     | 0x0000         | bist_buffers_data2 (RO)                                                                                                                                                                                                                | N               | N            |
| R0x3FDA              | The exp  | pected data fr | om the memory.                                                                                                                                                                                                                         |                 |              |

# **Revision History**

| Rev. D |                                                                                                                                                                                                                                                                                                                                                                              |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | Updated to ON Semiconductor template                                                                                                                                                                                                                                                                                                                                         |
|        | Removed Confidential marking                                                                                                                                                                                                                                                                                                                                                 |
| Rev. C |                                                                                                                                                                                                                                                                                                                                                                              |
|        | Updated "Byte Ordering" on page 5                                                                                                                                                                                                                                                                                                                                            |
|        | <ul> <li>Updated revision_number in Table 1, "Manufacturer-Specific Register List and Default Values," on page 7 and Table 2, "Manufacturer-Specific Register Descriptions," on page 25</li> <li>Updated descriptions of coarse_integration_time, fine_integration_time, and operation_mode in Table 2, "Manufacturer-Specific Register Descriptions," on page 25</li> </ul> |
| Rev. B |                                                                                                                                                                                                                                                                                                                                                                              |
|        | Updated to Production                                                                                                                                                                                                                                                                                                                                                        |
| Rev. A |                                                                                                                                                                                                                                                                                                                                                                              |
|        | Initial release                                                                                                                                                                                                                                                                                                                                                              |

A-Pix is a trademark of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.

ON Semiconductor and the ON logo are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or una