Journal of computer science and technology: Instruction for authors. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY

# Modular Verification of SPARCv8 Code

Abstract Inline assembly code is common in system software to interact with the underlying hardware platforms. Safety and correctness of the assembly code is crucial to guarantee the safety of the whole system. In this paper, we propose a practical Hoare-style program logic for verifying SPARC assembly code. The logic supports modular reasoning about the main features of SPARCv8 ISA, including delayed control transfers, delayed writes to special registers, and register windows. It also supports relational reasoning for refinement verification and we have applied it to verify that there is a contextual refinement between a context switch routine in SPARCv8 and switch primitive. The program logic and its soundness proof have been mechanized in Coq.

**Keywords** SPARCv8, assembly code verification, context switch, Coq, refinement verification

### 1 Introduction

Operating system kernels are at the most foundational layer of computer software systems. To interact directly with hardware, many important components in OS kernels are implemented in assembly, such as the context switch code or the code that manages interrupts. In addition, there is also code written directly in assembly to achieve high performance (e.g. memcpy in linux v2.6.17.10 [1]). Correctness of such assembly code is crucial to ensure the safety and security of the whole system. However, assembly code verification remains a challenging task in existing work on OS kernel verification (e.g. [2, 3, 4]), where the assembly code is either unverified or verified based on operational semantics without a general program logic.

SPARC (Scalable Processor ARChitecture) is a CPU instruction set architecture (ISA) with high-performance and great flexibility [5]. It has been widely used in various processors for workstations and embedded systems. The SPARCv8 ISA has some interesting features, which make it a non-trivial task to design a Hoare-style program logic for assembly code.

- Delayed control transfers. SPARCv8 has two program counters pc and npc. The npc register points to the next instruction to run. Control-transfer instructions in SPARCv8 change npc instead of pc to the target program point, while pc takes the original value of npc. This makes the control transfer to happen one cycle later than the execution of the control transfer instructions.
- Delayed writes. The wr instruction that writes a special class of registers such as the window invalid mask register wim does not take effect immediately. That is, "they may take until completion of the third instruction following the write instruction to consummate their write operation. The number of delay instructions (0 to 3) is implementation-dependent" [5].
- Register windows. SPARCv8 uses register windows and a window rotation mechanism to avoid saving contexts in the stack directly and achieves high performance in context management.

We use a simple example in Fig. 1 to show these three features. SPARCv8 has 32 general registers,

which are split into four logic groups as global  $(\mathbf{r}_0 \sim \mathbf{r}_7)$ , out  $(\mathbf{r}_8 \sim \mathbf{r}_{15})$ , local  $(\mathbf{r}_{16} \sim \mathbf{r}_{23})$  and in  $(\mathbf{r}_{24} \sim \mathbf{r}_{31})$  registers. Correspondingly, we give aliases " $%\mathbf{g}_0 \sim %\mathbf{g}_7$ ", " $%\mathbf{o}_0 \sim %\mathbf{o}_7$ ", " $%\mathbf{l}_0 \sim %\mathbf{l}_7$ " and " $%\mathbf{i}_0 \sim %\mathbf{i}_7$ " for these groups respectively.

```
CALLER:
                                       ChangeY:
                                      rd Y, \%l<sub>0</sub>
                                            \%i<sub>0</sub>, 0, Y
           1, \%00
                                  6
                                      wr
    mov
            ChangeY
                                  7
            % sp, -64, % sp
                                  8
                                      nop
           \%o_0, \%1_0
                                      nop
                                   10 \text{ ret}
                                   11 restore
                                                 \%1_0, 0, \%0_0
```

Fig.1. An Example for SPARC Code

CALLER in Fig. 1 calls ChangeY, which updates the special register Y and returns its original value.

ChangeY requires an input parameter as the new value for the special register Y. CALLER calls ChangeY at line 2, and pc and npc point to line 2 and 3 respectively at this moment. The call instruction changes the value of pc to npc and lets npc point to the entry of ChangeY at line 5, which means the control-flow will not transfer to ChangeY in the next cycle, but in the cycle after the execution of the save instruction following the call. Similarly, when ChangeY returns (at line 10), the control is transferred back to the caller after executing the restore instruction at line 11. We call this feature "delayed control transfers".

SPARCv8 uses the save instruction (at line 3 in the example) to save the current context and restore (at line 10) to restore it. As explained above, among the 32 general registers, the out, local and in registers form the current register window. The local registers are for private use in the current context. The in and out registers are shared with adjacent register windows for parameters passing. The save instruction rotates the register window from the current one to the next. Then the local and in registers in the original window

are no longer accessible, and the original out registers become the in registers in the current window. In Fig. 1, the CALLER uses the save instruction (at line 3) to save its context (local and in registers) and rotate the register window (so that the out registers become the in registers). So, the  $\%i_0$  register assessed in ChangeY at line 6 is the same register as the  $\%o_0$  modified in CALLER at line 1. The restore instruction does the inverse. The arguments taken by the save and restore instructions are irrelevant here and can be ignored.

At line 6, the wr instruction tries to update the special register Y with the value of  $\%i_0\oplus 0$  (bitwise exclusive OR). Note that the  $\%i_0$  register here is the same register as  $\%o_0$  at line 1. However, the write is delayed for X cycles, where X is some predefined system parameter that ranges from 0 to 3. For portability, programmers usually do not rely on the exact value of X and assume it takes the maximum value 3. Therefore three nop instructions are inserted. Reading of Y earlier than line 9 may give us the old value. This feature is called "delayed writes".

These features make the semantics of the SPARCv8 code context-dependent. For instance, a read of a special register (e.g. the register Y in the above example) needs to make sure there are enough instructions executed since the most recent delayed write. As another example, the instruction following the call can be any instruction in general, but it is not supposed to update the register  $\mathbf{r}_{15}$ , which contains the return address saved by the call instruction. In addition, the delayed control transfer and the register windows also allow highly flexible calling conventions. Together, they make it a challenging task to have a Hoare-style program logic for local and modular reasoning of SPARCv8 assembly code.

Working towards a certified OS kernel for aerospace crafts whose inline assembly is written in SPARCv8, we try to address these challenges and propose a practical program logic for realistically modelled SPARCv8 code. We have applied our logic to verify the main body of the task context switch routine in the kernel [6].

However, the OS kernel is implemented as C language mainly and SPARCv8 as inline assembly. Just having a traditional Hoare-style program logic for SPARCv8, which can only make sure the safe execution of SPARCv8 program if the initial state satisfies the precondition, is insufficient. Xu et al. [2] propose a program logic for verifying the correctness of OS kernel implemented in C language with inline assembly, but they use abstract assembly primitives to substitute the inline assembly in their verification work. As a supplement to their work, we extend our program logic so that it can ensure the contextual refinement relation, shown in (1), between the implementations and their corresponding abstract assembly primitives. Here, we use  $\mathbb{C}$ , A, and  $C_{as}$  to represent the C language program, the set of abstract assembly primitives and the implementations of abstract assembly primitives respectively. It means  $C_{as}$  refines A under any context  $\mathbb{C}$ .

$$\forall \, \mathbb{C}. \, \mathbb{C}[C_{as}] \subseteq \mathbb{C}[A] \tag{1}$$

Here we use " $\subseteq$ " to represent the refinement relation.

However, if we use C program as a client code to call inline assembly code, we need to define the semantics of C-assembly interaction.

Fig.2. Idea to establish contextual refinement

Since the goal of this paper is to verify the correctness of the assembly code with respect to the abstract assembly primitives, we want to avoid the C-assembly interaction (and leave it as future work). We decompose the OS verification tasks into two steps, as shown in Fig. 2, and focus on step (2) only in this paper.

The source program of OS kernel  $\mathbb{C}[A]$ , which executes under the C language semantics (shown as  $[\![ \ ]\!]^{\mathsf{C}}$ ), is implemented as C language with a set of abstract assembly primitive A. The compiler (Comp) translates the C program  $\mathbb{C}$  to SPARCv8 code C. As (1) shows, we assume the compilation ensures the refinement between  $\mathbb{C}[A]$  and  $C[\Omega]$  that executes under Pseudo-SPARCv8 semantics shown as  $\llbracket \ \_ \ \rrbracket^{\mathsf{P-SPARCv8}}$ . Here, the  $\Omega$  represents the set of abstract assembly primitives in the middle layer. We use distinguished notations to represent the set of abstract assembly primitives in source and intermediate level, because they execute on different program states and have different semantics. The Pseudo-SPARCv8 language  $C[\Omega]$ , which uses SPARCv8 as client code and is able to call abstract assembly primitives in  $\Omega$ , will be defined in the following sections. In step (2), we verify using our refinement logic that the whole SPARCv8 program  $C[C_{as}]$  executing under the realistically modelled SPARCv8 semantics, represented as  $\llbracket \quad \rrbracket^{\mathsf{SPARCv8}}$ , refines the program  $C[\Omega]$  executing under the Pseudo-SPARCv8 semantics. Finally, we can get  $[\![ C[C_{as}] ]\!]^{\mathsf{SPARCv8}} \subseteq [\![ C[A] ]\!]^{\mathsf{C}}$ . In this work, we focus on step (2), and leave step (1) as future work.

Our work is based on earlier work on assembly code verification but makes the following contributions:

• We propose a new program logic which supports relational reasoning for refinement verification. It ensures that a verified SPARCv8 function contextually refines its corresponding abstract assembly primitive. Our logic supports all the above features of SPARCv8. We redefine basic blocks to include the instruction following the jump or return

as the tail of a block, which models the delayed control transfer. To reason about delayed writes, we introduce a modal assertion  $\triangleright_t \mathbf{sr} \mapsto w$ , saying that the special register  $\mathbf{sr}$  will hold the value w in up to t cycles. We also give logic rules for  $\mathbf{save}$  and  $\mathbf{restore}$  instructions that do register window rotation.

- In order to support refinement verification, we define a Pseudo-SPARCv8 language as the language to implement the high-level specification. It also hides the details of sophisticated register window mechanism in SPARCv8 by abstraction, and makes its language model simpler than realistic SPARCv8. So, it can provide some convenience to write the abstract assembly primitive and reason in Pseudo-SPARCv8 level.
- Following SCAP [7], our logic supports modular reasoning of function calls in a direct-style. However, we use the traditional pre- and post-conditions as function specifications, instead of the assertion g used in SCAP. This allows us to reuse existing techniques (e.g. Coq tactics) to simplify the verification process. The logic rules for function call and return are general and independent of any specific calling convention.
- We give direct-style semantic interpretation for the logic judgments, based on which we establish the soundness. This is different from previous work, which either does syntactic-based soundness proof (e.g. SCAP [7]) or treats return code pointers as first-class code pointers and gives CPS-style (continuation-passing style) semantics. Those approaches for soundness make it difficult to verify the interaction between the inline assembly and the C code in the kernel, the latter being verified following a direct-style program logic.

Context switch of concurrent tasks is an important component in OS kernels. It is usually implemented as inline assembly because of the need to access registers and the stack. We apply our logic and verify that there is a contextual refinement between a context switch routine implemented in SPARCv8 and an abstract switch primitive.

The program logic and its soundness proof have been mechanized in Coq [8].

This paper extends the conference paper in APLAS 2018 [6]. The program logic there can only verify the partial correctness of SPARCv8 code and we make the following expansions:

- We propose a new program logic to do relational reasoning for refinement verification (Sec. 4.4 for details).
- In order to support refinement verification, this paper presents a new Pseudo-SPARCv8 language as the high-level specification language (Sec. 4.1 for details).
- We also use the new logic to verify the implementation of a context switch routine, by showing that the implementation contextually refines an abstract switch primitive (Sec. 5 for details).

In the remainder of the paper, we present the program model and operational semantics of SPARCv8 in Sec. 2. For clear presentation, we use a simplified version of our program logic that doesn't support refinement verification to demonstrate how our logic supports the three main features of SPARCv8 in Sec. 3, which is the main point of our work and irrelevant with refinement verification. We present the Pseudo-SPARCv8 program and the relational program logic for refinement reasoning in Sec. 4. We show the verification of a context switch routine in SPARCv8 in Sec. 5. Finally, we discuss more on related work and conclude in Sec. 6.

```
(Word) w, f \in Int32
                                                    (Block) b \in \mathbb{Z}
                                                                                    (Addr) l \in \operatorname{Block} \times \operatorname{Word}
                                                                                                                                        (Val) v := w \mid l
                                                                                                 C
     (Prog) P ::= (C, S, pc, npc)
                                                                      (CodeHeap)
                                                                                                            \in Word \rightharpoonup Comm
     (State) S
                           ::= (M, Q, D)
                                                                             (RState)
                                                                                                 Q
                                                                                                           ::= (R, F)
                            \in Addr 
ightharpoonup Val
                                                                      (ProgCount) pc, npc ∈ Word
     (Mem) M
                                                                         (AddrExp)
  (OpExp) o
                           ::= r \mid w
                                                                                                           := o | r + o
  (Comm) c ::= i | call f | jmp a | retl | be f
(SimpIns) i
                           := ld a r_d \mid st r_s a \mid nop \mid add r_s o r_d \mid save r_s o r_d \mid restore r_s o r_d
                                | \operatorname{rd} \operatorname{sr} \operatorname{r}_d | \operatorname{wr} \operatorname{r}_s \operatorname{o} \operatorname{sr} | \dots
(InstrSeq) \quad \mathbb{I} \quad ::= \ \mathbf{i}; \, \mathbb{I} \mid \mathtt{jmp} \ \mathbf{a}; \, \mathbf{i} \mid \mathtt{call} \ \mathbf{f}; \, \mathbf{i}; \, \mathbb{I} \mid \mathtt{retl} \ \mathbf{i} \mid \mathtt{be} \ \mathbf{f}; \, \mathbf{i}; \, \mathbb{I}
```

Fig.3. Machine States and Language for SPARCv8 Code

### 2 The SPARCv8 Assembly Language

We introduce the key SPARCv8 instructions, the model of machine states, and the operational semantics in this section.

### 2.1 Language syntax and states

The machine model and syntax of SPARCv8 assembly language are defined in Fig. 3. Here, we follow the block-based memory [9] introduced in CompCert to define the memory in our work. The memory address lis defined as a pair of its block id and the offset. The type of block (Block) is the integer in mathemantics presented as  $\mathbb{Z}$ , and the type of offset (Word) is a 32bit integer, which we called words in our work. So, the value (Val) here is either a word w or address l. The whole program configuration (Prog) P consists of the code heap (CodeHeap) C, the machine state (State) S, and the program counters pc and npc. The code heap Cis a partial function from labels f to commands c. Labels are also 32-bit integers (called words), which can be viewed as addresses or locations where the commands are saved in the code heap. The operand expression (OpExp) o, which is either a general register r or a word w, and address expression (AddrExp) a, which is either an operand expression or a sum of the values of register r and an operation expression, are auxiliary definitions

used as parameters of commands. Commands (Comm) in SPARCv8 can be classified into two categories: (1) simple instruction (SimpIns) i, which does sequential operation, e.g. arithmetic operation "add", or memory operations "1d" (load) and "st" (store), or register window operations "save" and "restore", or special register operations "rd" (read) and "wr" (write), or "nop", whose execution changes no program state (except assigning npc to pc and (npc+4) to npc); (2) control-transfer instructions, e.g. call and retl for function call and return, or jmp and be for unconditional and conditional branch.

The machine state (State) S consists of three parts: the memory (Mem) M, the register state (Rstate) Q which is a pair of register file (RegFile) R and frame list (FrameList) F, and the delay buffer (DelayBuff) D. As defined in Fig. 4, R is a partial mapping from register names (RegName) to values. Registers include the general registers  $\mathbf{r}$ , the processor state register (PsrReg)  $\mathbf{psr}$  and the special registers (SpeReg)  $\mathbf{sr}$ . The processor state register  $\mathbf{psr}$  contains the integer condition code fields  $\mathbf{n}$ ,  $\mathbf{z}$ ,  $\mathbf{v}$  and  $\mathbf{c}$ , which can be modified by the arithmetic and logical instructions and used for conditional control-transfer, and  $\mathbf{cwp}$  recording the id of the current register window. We explain the frame list F and the delay buffer D below.

Fig.4. Register File, Frame List and DelayBuffer

Register windows and frame List. SPARCv8 provides 32 general registers that are split into four groups as global  $(\mathbf{r}_0 \sim \mathbf{r}_7)$ , out  $(\mathbf{r}_8 \sim \mathbf{r}_{15})$ , local $(\mathbf{r}_{16} \sim \mathbf{r}_{23})$  and in  $(\mathbf{r}_{24} \sim \mathbf{r}_{31})$  registers. The latter three groups (out, local and in) form the current register window.

At the entry and exit of functions and traps, one may need to save and restore some of the general registers as execution contexts. Instead of saving them into stacks in memory, SPARCv8 uses multiple register windows to form a circular stack, and does window rotation for efficient context save and restore. As shown in Fig. 5, there are N register windows (N = 8 here) consisting of  $2 \times N$  groups of registers (each group containing 8 registers). The cwp register (part of psr) records the id number of the current window (cwp = 0 in this example).

The in and out registers of each window are shared with its adjacent windows for parameter passing. For example, the in registers of the  $w_0$  is the out registers of the  $w_1$ , and the out registers of the  $w_0$  is the in registers of the  $w_7$ . This explains why we need only  $2 \times N$  groups of registers for N windows, while each window consisting of three groups (out, local and in).

To save the context, the save instruction rotates the window by decrementing the cwp pointer (modulo N). So  $w_7$  becomes the current window. The out registers of  $w_0$  becomes the in registers of  $w_7$ . The in and local registers of  $w_0$  become inaccessible. This is like pushing them onto the circular stack. The restore instruction does the inverse, which is like a stack pop.

The wim register is used as a bit vector to record the end of the stack. Each bit in wim corresponds to a register window. The bit corresponding to the last available window is set to 1, which means *invalid*. All other bits are 0 (*i.e. valid*). When executing **save** (and **restore**), we need to ensure the next window is valid, in order to avoid the overflow of register window because of the limitation of the number of windows. We use the assertion **win\_valid**( $w_{id}$ , R) defined in Fig. 6 to say the window pointed to by  $w_{id}$  is valid, given the value of **wim** in R.

We use the frame list F to model the circular stack consisting of register windows. As defined in Fig. 4, a frame is an array of 8 words, modeling a group of 8 registers. F consists of a sequence of frames corresponding to all the register windows except the out, local and in registers in the current window. Then save saves the local and in registers onto the head of F and loads the two groups of register at the tail of F to the local and out registers (and the original out registers becomes the in group). The restore instruction does the inverse. The operations are defined formally in Fig. 6. Here, we use "::" for adding an element at the head of a list, and use "·" for appending an element at the tail of a list.

The delay buffer. The delay buffer D is a sequence of delayed writes. Because the **wr** instruction does not update the target register immediately, we put the write operation onto the delay buffer. A delayed write is recorded as a triple consisting of the remaining cycles t to be delayed, the target special register  $\mathbf{sr}$  and the value w to be written. Note that we restrict that the value of a special register can only be a word, because the special registers are used to record the state of pro-



Fig.5. Register Windows (figure taken from [5])

Fig.6. Auxiliary Definitions for Instruction save and restore

cessor, and it is impossible to store memory addresses

Instruction sequences. We use an instruction sequence  $\mathbb{I}$  to model a basic block, *i.e.* a sequence of commands ending with a control transfer. As defined in Fig. 3, we require that a delayed control-transfer in-

struction must be followed by a simple instruction i, because the actual control-transfer occurs after the execution of i. The end of each instruction sequence can only be jmp or retl followed by a simple instruction i. Note that we do not view the call instruction as the end of a basic block, since the callee is expected to return, following our direct-style semantics for function calls. We define C[f] to extract an instruction sequence starting from f in C below.

$$C[\mathbf{f}] = \begin{cases} \mathbf{i}; \mathbb{I} & C(\mathbf{f}) = \mathbf{i} \text{ and } C[\mathbf{f}+4] = \mathbb{I} \\ c; \mathbf{i} & c = C(\mathbf{f}) \text{ and } c = \mathbf{jmp} \text{ a or retl} \\ \text{and } C(\mathbf{f}+4) = \mathbf{i} \end{cases}$$

$$c; \mathbf{i}; \mathbb{I} & c = C(\mathbf{f}) \text{ and } c = \mathbf{call} \text{ f or be f} \\ \text{and } C(\mathbf{f}+4) = \mathbf{i} \text{ and } C[\mathbf{f}+8] = \mathbb{I}$$

$$\mathbf{undefined} & \mathbf{otherwise}$$

### 2.2 Operational Semantics

The operational semantics is taken from Wang et al. [10], but we use a block-based memory model and omit features like interrupts and traps. We show the selected rules in Fig. 7. The program transition relation  $(C, S, pc, npc) :: \Longrightarrow (C, S', pc', npc')$  is defined in Fig. 7 (a). Before the execution of the instruction pointed by pc, the delayed writes in D with 0 delay cycles are executed first. The execution of the delayed writes are defined in the form of  $(R, D) \rightrightarrows (R', D')$  below:

$$\begin{split} &\frac{(R,D) \rightrightarrows (R',D')}{(R,\mathrm{nil}) \rightrightarrows (R,\mathrm{nil})} &\frac{(R,D) \rightrightarrows (R',D')}{(R,(t+1,\mathtt{sr},w) :: D) \rightrightarrows (R',(t,\mathtt{sr},w) :: D')} \\ &\frac{(R,D) \rightrightarrows (R',D') \qquad \mathtt{sr} \in \mathrm{dom}(R)}{(R,(0,\mathtt{sr},w) :: D) \rightrightarrows (R'\{\mathtt{sr} \leadsto w\},D')} \\ &\frac{(R,D) \rightrightarrows (R',D') \qquad \mathtt{sr} \not \in \mathrm{dom}(R)}{(R,(0,\mathtt{sr},w) :: D) \rightrightarrows (R',D')} \end{split}$$

Note that the write of sr has no effect if sr is not in the domain of R. Since R is defined as a partial map, we can prove the following lemma.

**Lemma 1.**  $(R, D) \rightrightarrows (R', D')$  and  $R = R_1 \uplus R_2$ , if and only if there exists  $R'_1$  and  $R'_2$ , such that  $(R_1, D) \rightrightarrows (R'_1, D')$ ,  $(R_2, D) \rightrightarrows (R'_2, D')$ , and  $R' = R'_1 \uplus R'_2$ .

Here the disjoint union  $R_1 \uplus R_2$  represents the union of  $R_1$  and  $R_2$  if they have disjoint domains, and undefined otherwise. This lemma is important to give sound semantics to delay buffer related assertions, as discussed in Sec. 3.

The transition steps for individual instructions are classified into three categories: the control transfer steps ( $\_\vdash\_\circ\longrightarrow\_$ ), the steps for save, restore and wr instructions ( $\_\bullet\longrightarrow\_$ ), and the steps for other simple instructions ( $\_\to\_$ ). The corresponding step transition relations are defined inductively in Fig. 7 (b), (c) and (d) respectively.

Note that, after the control-transfer instructions, pc is set to npc and npc contains the target code pointer. This explains the one cycle delay for the control transfer. The call instruction saves pc into the register  $\mathbf{r}_{15}$ , while retl uses  $\mathbf{r}_{15}+8$  as the return address (which is the address for the second instruction following the call). The conditional branch be f jumps to f (after one-cycle delay) if the value in the register z is not 0. Evaluation of expressions a and o are defined in Fig. 7 (e). Here, we define the sum of two values  $v_1$  and  $v_2$  below. The result of  $v_1+v_2$  is legal, if both of the  $v_1$  and  $v_2$  are words (Int32), or  $v_1$  is an address and  $v_2$  is an offset. The offset is a word, which acts as an immediate value in the calculation of address.

$$v_1 + v_2 ::= \begin{cases} w_1 + w_2 & \text{if } v_1 = w_1, \text{ and } v_2 = w_2 \\ (b, w_1 + w_2) & \text{if } v_1 = (b, w_1), \text{ and } v_2 = w_2 \\ \bot & \text{otherwise} \end{cases}$$

The wr wants to save the bitwise exclusive OR of the operands into the special register sr, but it puts the write into the delay buffer D instead of updating R immediately. The operation  $set\_delay(sr, w, D)$  is defined below:

$$\mathbf{set\_delay}(\mathbf{sr}, w, D) ::= (X, \mathbf{sr}, w) :: D$$

where X ( $0 \le X \le 3$ ) is a predefined system parameter for the delay cycle.

$$\begin{array}{c} (R,D) \rightrightarrows (R',D') \\ C \vdash ((M,(R',F),D'),\operatorname{pc},\operatorname{npc}) \circ \longrightarrow ((M',(R'',F'),D''),\operatorname{pc}',\operatorname{npc}') \\ \hline (C,(M,(R,F),D),\operatorname{pc},\operatorname{npc}) :: \Longrightarrow (C,(M',(R'',F'),D''),\operatorname{pc}',\operatorname{npc}') \end{array}$$

### (a) Program Transition

$$\frac{C(\mathtt{pc}) = \mathtt{i} \qquad (M, (R, F), D) \, \bullet \stackrel{\mathtt{i}}{\longrightarrow} \, (M', (R', F'), D')}{C \vdash ((M, (R, F), D), \mathtt{pc}, \mathtt{npc}) \, \circ \longrightarrow \, ((M', (R', F'), D'), \mathtt{npc}, \mathtt{npc} + 4)}$$

$$\frac{C(\mathtt{pc}) = \mathtt{jmp} \; \mathtt{a} \quad \ \llbracket \mathtt{a} \rrbracket_R = \mathtt{f}}{C \vdash ((M,(R,F),D),\mathtt{pc},\mathtt{npc}) \circ \longrightarrow ((M,(R,F),D),\mathtt{npc},\mathtt{f})}$$

$$\frac{C(\mathtt{pc}) = \mathtt{call}\; \mathtt{f} \qquad \mathtt{r}_{15} \in \mathrm{dom}(R)}{C \vdash ((M, (R, F), D), \mathtt{pc}, \mathtt{npc}) \circ \longrightarrow ((M, (R\{\mathtt{r}_{15} \leadsto \mathtt{pc}\}, F), D), \mathtt{npc}, \mathtt{f})}$$

$$\frac{C(\mathtt{pc}) = \mathtt{retl} \quad R(\mathtt{r}_{15}) = \mathtt{f}}{C \vdash ((M, (R, F), D), \mathtt{pc}, \mathtt{npc}) \circ \longrightarrow ((M, (R, F), D), \mathtt{npc}, \mathtt{f} + 8)}$$

$$\frac{C(\mathtt{pc}) = \mathtt{be}\ \mathsf{f} \quad R(\mathtt{z}) \neq 0}{C \vdash ((M,(R,F),D),\mathtt{pc},\mathtt{npc}) \circ \longrightarrow ((M,(R,F),D),\mathtt{npc},\mathtt{f})} \qquad \frac{C(\mathtt{pc}) = \mathtt{be}\ \mathsf{f} \quad R(\mathtt{z}) = 0}{C \vdash ((M,(R,F),D),\mathtt{pc},\mathtt{npc}) \circ \longrightarrow ((M,(R,F),D),\mathtt{npc},\mathtt{npc}+4)}$$

### (b) Control Transfer Instruction Transition

### (c) Save, Restore and Wr instruction Transition

$$\frac{R(\mathtt{sr}) = w \quad \mathtt{r}_d \in \mathrm{dom}(R)}{(M,R) \xrightarrow{\mathtt{rd} \ \mathtt{sr} \ \mathtt{r}_d} (M,R\{\mathtt{r}_d \leadsto w\})} \underbrace{ \begin{array}{c} R(\mathtt{r}_s) = v_1 \quad \llbracket \mathtt{o} \rrbracket_R = v_2 \quad v = v_1 + v_2 \quad \mathtt{r}_d \in \mathrm{dom}(R) \\ \\ (M,R) \xrightarrow{\mathtt{rd} \ \mathtt{sr} \ \mathtt{r}_d} (M,R\{\mathtt{r}_d \leadsto v\}) \end{array}}_{(M,R) \xrightarrow{\mathtt{ld} \ \mathtt{a} \ \mathtt{r}_d} (M,R\{\mathtt{r}_d \leadsto v\})} \underbrace{ \begin{array}{c} \mathbb{E} \mathbb{E} \mathbb{E} \left[ M(l) = v' \quad \mathtt{r}_d \in \mathrm{dom}(R) \\ \\ (M,R) \xrightarrow{\mathtt{ld} \ \mathtt{a} \ \mathtt{r}_d} (M,R\{\mathtt{r}_d \leadsto v'\}) \end{array}}_{(M,R\{\mathtt{r}_d \leadsto v'\})}$$

(d) Simple Instruction Transition

$$\llbracket \mathbf{o} \rrbracket_R \ ::= \left\{ \begin{array}{ll} R(r) & \text{if } \mathbf{o} = r \\ w & \text{if } \mathbf{o} = w, \\ -4096 \leq w \leq 4095 \\ \bot & \text{otherwise} \end{array} \right. \quad \left. \llbracket \mathbf{a} \rrbracket_R \ ::= \left\{ \begin{array}{ll} \llbracket \mathbf{o} \rrbracket_R & \text{if } \mathbf{a} = \mathbf{o} \\ v_1 + v_2 & \text{if } \mathbf{a} = \mathbf{r} + \mathbf{o}, \ R(\mathbf{r}) = v_1 \\ & \text{and } \llbracket \mathbf{o} \rrbracket_R = v_2 \\ \bot & \text{otherwise} \end{array} \right.$$

(e) Expression Semantics

Fig.7. Selected operational semantics rules (taken from [10])

The save and restore instructions rotate the register windows and update the register file. Their operations over F and R are defined in Fig. 6.

### 3 Program Logic

In this section, we use a simplified version of our program logic that doesn't support refinement verification to present how our logic handles the features of SPARCv8. The relational program logic for refinement reasoning will be introduced in Sec. 4.

#### 3.1 Assertions

$$(Asrt) \ p,q ::= \mathsf{emp} \mid l \mapsto v \mid \mathsf{rn} \mapsto v \mid \rhd_t \mathsf{sr} \mapsto w \mid p \downarrow \\ \mid \mathsf{cwp} \mapsto (\!\!\mid w_{id}, F )\!\!\mid p \land q \mid p \lor q \mid p * q \\ \mid \mathsf{a} =_a v \mid \mathsf{o} = v \mid \forall x. \ p \mid \exists x. \ q \mid \dots$$

Fig.8. Syntax of Assertions

We define the syntax of assertions (Asrt) in Fig. 8, and their semantics in Fig. 9. We extend separation logic assertions with specifications of delay buffers and register windows. Registers are like variables in separation logic, but are treated as resources. The assertion emp says that the memory and the register file are both empty.  $l \mapsto v$  specifies a singleton memory cell with value v stored in the address l.  $\mathbf{rn} \mapsto v$  says that  $\mathbf{rn}$  is the only register in the register file and it contains the value v. Also  $\mathbf{rn}$  is not in the delay buffer. Separating conjunction p\*q has the standard semantics as in separation logic [11].

The assertion  $\triangleright_t \mathbf{sr} \mapsto w$  describes a delayed write in the delay buffer D. It describes the uncertainty of  $\mathbf{sr}$ 's value in R, which is unknown for now but will become w in up to t+1 cycles. We use  $\_ \Rightarrow^k \_$  to represent k-step execution of the delayed writes in D. It also requires that there be at most one delayed write for a specific special register  $\mathbf{sr}$  in D (i.e.  $\mathbf{noDup}(\mathbf{sr}, D)$ ). This prevents more than one delayed write to the same register within 4 instruction cycles, which practically have no restrictions on programming. By the semantics we have (the  $p \Rightarrow q$  means for any S, if  $S \models p$  holds, then  $S \models q$  holds)

$$\mathtt{sr} \mapsto w \Rightarrow \triangleright_t \mathtt{sr} \mapsto w \qquad \triangleright_t \mathtt{sr} \mapsto w \Rightarrow \triangleright_{t+k} \mathtt{sr} \mapsto w$$

The assertion  $p \downarrow$  allows us to reduce the uncertainty by executing one step of the delayed writes. It specifies states reachable after executing one step of delayed writes from those states satisfying p. Therefore we know:

$$(\triangleright_0 \mathtt{sr} \mapsto w) \downarrow \Rightarrow \mathtt{sr} \mapsto w \quad (\triangleright_{t+1} \mathtt{sr} \mapsto w) \downarrow \Rightarrow \triangleright_t \mathtt{sr} \mapsto w$$

Also it is easy to see that if p syntactically does not contain sub-terms in the form of  $\triangleright_t \mathtt{sr} \mapsto w$ , then  $(p\downarrow) \Leftrightarrow p$ .

The following lemma shows  $(\_)\downarrow$  is distributive over separating conjunction.

**Lemma 2.** 
$$(p*q)\downarrow\Leftrightarrow (p\downarrow)*(q\downarrow)$$
.

The lemma can be proved following Lemma 1. Let

$$R_1 \uplus R_2 ::= R_1 \cup R_2$$
 if  $R_1 \perp R_2$   
 $M_1 \uplus M_2 ::= M_1 \cup M_2$  if  $M_1 \perp M_2$ 

and we present the proof of Lemma 2 below.

*Proof.* " $\Rightarrow$ ": if  $(M,(R,F),D) \models (p*q)\downarrow$ , then  $(M,(R,F),D) \models (p)\downarrow *(q)\downarrow$ . From the semantics of assertions, we get there exists R' and D', such that:

$$(R', D') \rightrightarrows (R, D) \tag{2}$$

$$(M, (R', F), D') \models p * q \tag{3}$$

From (3), there exists  $M_1$ ,  $M_2$ ,  $R'_1$  and  $R'_2$  such that:

$$M = M_1 \uplus M_2 \tag{4}$$

$$R' = R_1' \uplus R_2' \tag{5}$$

$$(M_1, (R'_1, F), D') \models p$$
 (6)

$$(M_2, (R_2', F), D') \models q$$
 (7)

By applying Lemma 1 on (2) and (5), we get that there exists  $R_1$  and  $R_1$ , where  $R = R_1 \uplus R_2$ , such that

$$(R_1', D') \rightrightarrows (R_1, D) \tag{8}$$

$$(R_2', D') \rightrightarrows (R_2, D) \tag{9}$$

From (6) and (8), we get  $(M_1, (R_1, F), D) \models p \downarrow$ ; and from (7) and (9), we get  $(M_2, (R_2, F), D) \models q \downarrow$ . Thus, we prove that  $(M, (R, F), D) \models (p \downarrow) * (q \downarrow)$  holds.

$$\begin{split} S &\models \text{emp} & ::= S.M = \emptyset \land S.Q.R = \emptyset \\ S &\models l \mapsto v & ::= S.M = \{l \rightsquigarrow v\} \land S.Q.R = \emptyset \\ S &\models \text{rn} \mapsto v & ::= S.Q.R = \{\text{rn} \rightsquigarrow v\} \land \text{rn} \notin \text{dom}(S.D) \land S.M = \emptyset \\ S &\models \text{rs} \mapsto w & ::= \exists k, R', D'. 0 \leq k \leq t + 1 \land (R, D) \Rightarrow^k (R', D') \land \\ & \qquad \qquad ((M, (R', F), D') \models \text{sr} \mapsto w) \land \text{noDup}(D, \text{sr}) \\ & \qquad \qquad \text{where } S = (M, (R, F), D) \\ S &\models \text{p} \downarrow & ::= \exists R', D'. ((M, (R', F), D') \models p) \land (R', D') \Rightarrow (R, D) \\ & \qquad \qquad \text{where } S = (M, (R, F), D) \\ S &\models \text{cwp} \mapsto (w_{id}, F) ::= (S \models \text{cwp} \mapsto w_{id}) \land \exists F'. F \cdot F' = S.Q.F \\ S &\models \text{a} = a v & ::= \llbracket \text{a} \rrbracket_{S.Q.R} = v \land \text{word\_align}(v) \\ S &\models \text{o} = v & ::= \llbracket \text{o} \rrbracket_{S.Q.R} = v \\ S &\models p_1 \ast p_2 & ::= \exists S_1, S_2. S_1 \models p_1 \land S_2 \models p_2 \land S = S_1 \uplus S_2 \\ M_1 \bot M_2 & ::= (\text{dom}(M_1) \cap \text{dom}(M_2)) = \emptyset & R_1 \bot R_2 & ::= (\text{dom}(R_1) \cap \text{dom}(R_2)) = \emptyset \\ S_1 \uplus S_2 & ::= \begin{cases} (M_1 \cup M_2, (R_1 \cup R_2, F), D) & \text{if } M_1 \bot M_2 \land R_1 \bot R_2 \land \\ S_1 = (M_1, (R_1, F), D) \land S_2 = (M_2, (R_2, F), D) \\ \text{undefined} & \text{otherwise} \end{cases} \\ \text{dom}(D) & ::= \begin{cases} \{\text{sr}\} \cup \text{dom}(D') & \text{if } D = (t, \text{sr}, w) :: D' \\ \emptyset & \text{if } D = \text{nil} \end{cases} \\ \text{noDup}(D, \text{sr}) & ::= \begin{cases} \text{sr} \not\in \text{dom}(D') & \text{if } D = (t, \text{sr}, w) :: D' \\ \text{True} & \text{if } D = \text{nil} \end{cases} \end{cases}$$

Fig.9. Semantics of Assertions

" $\Leftarrow$ ": if  $(M,(R,F),D) \models (p\downarrow)*(q\downarrow)$ , then  $(M,(R,F),D) \models (p*q)\downarrow$ . From the semantics of assertions, we get there exists  $M_1, M_2, R'_1, R'_2, R_1, R_2, D'_1$  and  $D'_2$ , where  $R = R_1 \uplus R_2$ , such that:

$$(R'_1, D'_1) \rightrightarrows (R_1, D), (R'_2, D'_2) \rightrightarrows (R_2, D)$$
 (10)

$$(M_1, (R_1', F), D_1') \models p$$
 (11)

$$(M_2, (R_2', F), D_2') \models q$$
 (12)

By the definition of the step of the delayed writes, we can prove that  $D'_1 = D'_2$ . Let  $D' = D'_1 = D'_2$ . By applying Lemma 1 on (10), we get there exists R', such that  $R' = R'_1 \uplus R'_2$  and the following holds:

$$(R', D') \rightrightarrows (R, D) \tag{13}$$

From (11), (12) and (2), we prove that  $(M, (R, F), D) \models (p * q) \downarrow$  holds. Thus, we are done.

We use  $\operatorname{cwp} \mapsto (w_{id}, F)$  to describe the pointer  $\operatorname{cwp}$  of the current register window and the frame list as a circular stack. Note that F is just a prefix of the frame list, since usually we do not need to know contents of the full list. Here we use  $F \cdot F'$  to represent the concatenation of lists F and F'. Therefore we have  $\operatorname{cwp} \mapsto (w_{id}, F \cdot F') \Longrightarrow \operatorname{cwp} \mapsto (w_{id}, F)$ .

The assertions  $\mathbf{a} =_a v$  and  $\mathbf{o} = v$  describe the value of  $\mathbf{a}$  and  $\mathbf{o}$  respectively. They are intuitionistic assertions. Since  $\mathbf{a}$  is used as an address, we also require it to be properly aligned on a 4-byte boundary. We define  $\mathbf{word}$ \_align to represent this restriction below. The result of the address expression  $\mathbf{a}$  may be a word, if it is a pointer in code heap, or a memory address, if it is a location of memory.

**word\_align**
$$(v) := \exists w. (v = w \lor v = (, w)) \land w\%4 = 0$$

### 3.2 Inference Rules

The code specification  $\theta$  and code heap specification  $\Psi$  are defined below:

$$\begin{array}{lll} \mbox{(valList)} & \iota & \in & \mbox{list value} & \mbox{(pAsrt)} & \mbox{fp, fq} \in & \mbox{valList} \rightarrow & \mbox{Asrt} \\ \mbox{(CdSpec)} & \theta ::= & \mbox{(fp,fq)} & \mbox{(CdHpSpec)} & \Psi ::= & \mbox{\{$\mathbf{f}$} \leadsto & \mbox{$\theta$}\}^* \end{array}$$

The code heap specification  $\Psi$  maps the code labels for basic blocks to their specifications  $\theta$ , which is a pair of pre- and post-conditions. Instead of using normal assertions, the pre- and post-conditions are assertions parameterized over a list of values  $\iota$ . They play the role of auxiliary variables — Feeding the pre- and the post-conditions with the same  $\iota$  allows us to establish relationship of states specified in the pre- and post-conditions.

Although we assign a specification  $\theta$  to each basic block, the post-condition does not specify the states reached at the end of the block. Instead, it specifies the condition that needs to be specified in the future when the *current function* returns. This follows the idea developed in SCAP [7], but we use the standard unary state assertion instead of the binary state assertions used in SCAP, so that existing proof techniques (such as Coq tactics) for standard Hoare-triples can be applied to simplify the verification process.

```
\begin{split} &- \{(\mathrm{fp}, \mathrm{fq})\} \\ &- \mathrm{add} \quad \% \mathbf{i}_0, \, \% \mathbf{i}_1, \, \% \mathbf{1}_7 \\ &- \mathrm{add} \quad \% \mathbf{1}_7, \, \% \mathbf{i}_2, \, \% \mathbf{1}_7 \\ &- \mathrm{retl} \\ &- \mathrm{nop} \end{split} \mathrm{fp} \; ::= \; \lambda \, lv. \, ((\% \mathbf{i}_0 \mapsto lv[0]) * (\% \mathbf{i}_1 \mapsto lv[1]) * (\% \mathbf{i}_2 \mapsto lv[2]) \\ &\quad * \% \mathbf{1}_7 \mapsto \_ * (\mathbf{r}_{15} \mapsto lv[3])) \\ &\quad \wedge (lv[1], lv[2], lv[3] \in \mathrm{Word}) \end{split} \mathrm{fq} \; ::= \; \lambda \, lv. \, (\% \mathbf{i}_0 \mapsto lv[0]) * (\% \mathbf{i}_1 \mapsto lv[1]) * (\% \mathbf{i}_2 \mapsto lv[2]) \\ &\quad * (\% \mathbf{1}_7 \mapsto lv[0] + lv[1] + lv[2]) * (\mathbf{r}_{15} \mapsto lv[3]) \end{split}
```

 ${\bf Fig. 10. \ Example \ for \ Function \ Specification}$ 

We give a simple example in Fig. 10 to show a specification for a function, which simply sums the values of

the registers  $\%i_0$ ,  $\%i_1$  and  $\%i_2$  and writes the result into the register  $\%l_7$ . The specification (fp, fq) says that, when provided with the same lv as argument, the function preserves the value of  $\%i_0$ ,  $\%i_1$  and  $\%i_2$ ,  $\%l_7$  in the beginning contains any value and at the end contains the sum of  $\%i_0$ ,  $\%i_1$  and  $\%i_2$ , and the function also preserves the value of  $\mathbf{r}_{15}$ , which it uses as the return address. To verify the function, we need to prove that it satisfies (fp lv, fq lv) for all lv. Here, lv[1] and lv[2] cannot be a memory address, because a value plus a memory address is illegal. lv[3] also should be a word, because it is a return code pointer whose type is word.

Fig. 11 shows selected inference rules in our logic. Our logic divides the proof work into three layers. We define the well-formed code heap in the form of  $(\vdash C : \Psi)$  to verify the code heap C, the well-formed instruction sequence in the form of  $(\Psi \vdash \{(p,q)\} \mathbf{f} : \mathbb{I})$  to verify the instruction sequence  $\mathbb{I}$  starting from  $\mathbf{f}$  in code heap, and well-formed instruction in the form of  $(\vdash \{p\} \mathbf{i} \{q\})$  to verify the single simple instruction  $\mathbf{i}$ .

The top rule **CDHP** verifies the code heap C. It requires that every basic block specified in  $\Psi$  can be verified with respect to the specification, with any argument  $\iota$  used to instantiate the pre- and post-conditions.

The **SEQ** rule is applied when meeting an instruction sequence starting with a simple instruction  $\mathbf{i}$ . The instruction  $\mathbf{i}$  is verified by the corresponding well-formed instruction rules, with the precondition  $p\downarrow$  and some post-condition p'. We use  $p\downarrow$  because there is an implicit step executing delayed writes before executing every instruction. The post-condition p' for  $\mathbf{i}$  is then used as the precondition to verify the remaining part of the instruction sequence.

**Delayed control transfers.** We distinguish the jmp and call instructions — The former makes an *intra-function* control transfer, while the latter makes func-

$$\vdash C : \Psi$$
 (Well-Formed Code Heap)

$$\frac{\text{for all } \mathbf{f} \in \text{dom}(\Psi), \ \iota \ : \ \Psi(\mathbf{f}) = (\text{fp}, \text{fq}) \quad \Psi \vdash \{(\text{fp } \iota, \text{fq } \iota)\} \ \mathbf{f} \ : \ C[\mathbf{f}]}{\vdash C : \Psi} \ \ \textbf{(CDHP)}$$

# $\Psi \vdash \{(p,q)\} \ \mathtt{f} : \mathbb{I}$

## (Well-Formed Instruction Sequences)

$$\frac{\vdash \{p\downarrow\} \ \mathbf{i} \ \{p'\} \quad \Psi \vdash \{(p',q)\} \ \mathbf{f} + \mathbf{i} : \mathbb{I}}{\Psi \vdash \{(p,q)\} \ \mathbf{f} : \mathbf{i} : \mathbb{I}} \quad (\mathbf{SEQ})}$$

$$\frac{p\downarrow \Rightarrow (\mathbf{a} =_a \mathbf{f}') \quad \mathbf{f}' \in \mathrm{dom}(\Psi) \quad \Psi(\mathbf{f}') = (\mathbf{fp}, \mathbf{fq})}{\Psi \vdash \{(p,q)\} \mathbf{f} : \mathbf{jmp} \mathbf{a} : \mathbf{i}} \quad (\mathbf{JMP})}{\Psi \vdash \{(p,q)\} \mathbf{f} : \mathbf{jmp} \mathbf{a} : \mathbf{i}} \quad (\mathbf{JMP})}$$

$$\frac{\mathsf{f}' \in \mathrm{dom}(\Psi) \quad \Psi(\mathbf{f}') = (\mathbf{fp}, \mathbf{fq}) \quad \Psi \vdash \{(p',q)\} \mathbf{f} + \mathbf{8} : \mathbb{I}}{p\downarrow \Rightarrow (\mathbf{r}_{15} \mapsto \_) * p_1 \quad \vdash \{(\mathbf{r}_{15} \mapsto \mathbf{f} * p_1) \downarrow\} \mathbf{i} \ \{p_2\}}{\exists \iota, p_r. \ (p_2 \Rightarrow \mathbf{fp} \ \iota * p_r) \ \land \ (\mathbf{fq} \ \iota * p_r \Rightarrow p') \ \land \ (\mathbf{fq} \ \iota \Rightarrow \mathbf{r}_{15} = \mathbf{f})}}{\Psi \vdash \{(p,q)\} \mathbf{f} : \mathbf{call} \ \mathbf{f}' : \mathbf{i} : \mathbb{I}} \quad (\mathbf{CALL})}$$

$$\frac{p\downarrow \Rightarrow (\mathbf{r}_{15} \mapsto \mathbf{f}') * p_1 \quad \vdash \{p_1\} \mathbf{i} \ \{p_2\} \quad (\mathbf{r}_{15} \mapsto \mathbf{f}') * p_2 \Rightarrow q}{\Psi \vdash \{(p,q)\} \mathbf{f} : \mathbf{retl} : \mathbf{i}} \quad (\mathbf{RETL})}{\Psi \vdash \{(p,q)\} \mathbf{f} : \mathbf{retl} : \mathbf{i}} \quad (\mathbf{BETL})$$

## $\vdash \{p\} \mathbf{i} \{q\}$

# (Well-Formed Instructions)

$$\frac{\mathsf{sr} \mapsto_{-} * p \Rightarrow (\mathsf{r}_s = w_1 \land \mathsf{o} = w_2)}{\vdash \{\mathsf{sr} \mapsto_{-} * p\} \, \mathsf{wr} \, \mathsf{r}_s \, \mathsf{o} \, \mathsf{sr} \, \{(\triangleright_3 \mathsf{sr} \mapsto (w_1 \oplus w_2)) * p\}} \, (\mathsf{RD})} \\ \frac{\vdash \{\mathsf{sr} \mapsto_{-} * p\} \, \mathsf{wr} \, \mathsf{r}_s \, \mathsf{o} \, \mathsf{sr} \, \{(\triangleright_3 \mathsf{sr} \mapsto_{-} (w_1 \oplus w_2)) * p\}}{\vdash \{\mathsf{sr} \mapsto_{-} * v_1 \land_{-} = w_1 \land_{-} \} \, \mathsf{v} \, \mathsf{v}_d = \mathsf{next\_cwp}(w_{id}) \, w \, \& \, 2^{w'_{id}} = 0 \, v = v_1 + v_2} \\ p \Rightarrow (\mathsf{cwp} \mapsto_{-} \{w'_{id}, F \cdot_{-} \cdot_{-} \}) * (\mathsf{out} \mapsto_{-} \mathsf{fm_o}) * (\mathsf{local} \mapsto_{-} \mathsf{fm_l}) * (\mathsf{in} \mapsto_{-} \mathsf{fm_l}) * p_1} \\ \frac{(\mathsf{cwp} \mapsto_{-} \{w'_{id}, \mathsf{fm}_l :: \mathsf{fm}_i :: F \}) * (\mathsf{out} \mapsto_{-} \} * (\mathsf{local} \mapsto_{-} ) * (\mathsf{in} \mapsto_{-} \mathsf{fm_o}) * p_1 \Rightarrow \mathsf{r}_d \mapsto_{-} * p_2}{\vdash \{(\mathsf{wim} \mapsto_{-} w) * p\} \, \mathsf{save} \, \mathsf{r}_s \, \mathsf{o} \, \mathsf{r}_d \, \{(\mathsf{wim} \mapsto_{-} w) * (\mathsf{r}_d \mapsto_{-} v) * p_2 \}} \\ \mathsf{where} \, [\mathsf{r}_i, \dots, \mathsf{r}_{i+7}] \mapsto_{-} [w_0, \dots, w_7] \, ::= \mathsf{r}_i \mapsto_{-} w_0 * \dots * \mathsf{r}_{i+7} \mapsto_{-} w_7} \\ \mathsf{and} \, \mathsf{out}, \, \mathsf{local} \, \mathsf{and} \, \mathsf{in} \, \mathsf{are} \, \mathsf{defined} \, \mathsf{in} \, \mathsf{Fig}. \, 6. \\ p \Rightarrow (\mathsf{r}_s = v_1 \land_{-} \mathsf{o} = v_2) \quad w'_{id} = \mathsf{prev\_cwp}(w_{id}) \quad w \& 2^{w'_{id}} = 0 \quad v = v_1 + v_2 \\ p \Rightarrow (\mathsf{cwp} \mapsto_{-} \{w_{id}, \mathsf{fm}_1 :: \mathsf{fm}_2 :: F \}) * (\mathsf{out} \mapsto_{-} \} * (\mathsf{local} \mapsto_{-} ) * (\mathsf{in} \mapsto_{-} \mathsf{fm}_i) * p_1 \\ (\mathsf{cwp} \mapsto_{-} \{w'_{id}, F \cdot_{-} \cdot_{-} \}) * (\mathsf{out} \mapsto_{-} \mathsf{fm}_i) * (\mathsf{local} \mapsto_{-} \mathsf{fm}_1) * (\mathsf{in} \mapsto_{-} \mathsf{fm}_i) * p_1 \Rightarrow \mathsf{r}_d \mapsto_{-} * p_2 \\ \vdash \{(\mathsf{wim} \mapsto_{-} w) * p\} \, \mathsf{restore} \, \mathsf{r}_s \, \mathsf{o} \, \mathsf{r}_d \, \{(\mathsf{wim} \mapsto_{-} w) * (\mathsf{r}_d \mapsto_{-} v) * p_2 \} \\ \end{cases}$$

Fig.11. Seleted Inference Rules

tion calls. The JMP rule requires that the target address is a valid one specified in  $\Psi$ . Starting from the precondition p, after executing the instruction i following **JMP** and the corresponding delayed writes, the post-condition p' of i should satisfy the precondition of the target instruction sequence, with some instantiation  $\iota$  of the logical variables and a frame assertion  $p_r$ . Since the target instruction sequence of jmp is in the same function as the jmp instruction itself, the postcondition fq specified at the target address (with the same instantiation  $\iota$  of the logical variables and the frame assertion  $p_r$ ) should meet the post-condition q of the current function. As we explained before, the post-condition q does not specify the states reached at the end of the instruction sequence (which are specified by p' instead).

The **CALL** rule is similar to the **JMP** rule in that it also requires the post-condition  $p_2$  of the instruction i following the call satisfy the precondition of the target instruction sequence, with some instantiation  $\iota$  of the logical variables and a frame assertion  $p_r$ . Here we need to record that the code label f is saved in  $r_{15}$  by the call instruction. When the callee returns, its post-condition fq (with the same instantiation of auxiliary variables  $\iota$ ) needs to ensure  $r_{15}$  still contains f, so that the callee returns to the correct address. Also the fq with the frame  $p_r$  needs to satisfy the precondition p' for the remaining instruction sequences of the caller.

The **RETL** rule simply requires that the postcondition q holds at the end of the instruction i following retl. Also i cannot touch the register  $r_{15}$ , therefore  $r_{15}$  specified in p must be the same as in q. Since at the calling point we already required that the postcondition of the callee guarantees  $r_{15}$  contains the correct return address, we know  $r_{15}$  contains the correct value before retl.

The **BE** rule checks the *current* value of register **z** 

and decides whether the branch will be taken after executing the following instruction i. If the value of z is not zero, the branch is taken and this rule does the same things as the **JMP** rule; otherwise, the branch is *not* taken and the remaining instruction sequence  $\mathbb{I}$  should be well-formed.

Delayed writes and register windows. The bottom layer of our logic is for well-formed instructions. The **WR** rule requires the ownership of the target register sr in the precondition  $(sr \mapsto \_)$ . Also it implies there is no delayed writes to sr in the delay buffer (see the semantics defined in Fig. 9). At the end of the delayed write, we use  $\triangleright_3 \mathtt{sr} \mapsto w_1 \oplus w_2$  to indicate the new value will be ready in up to 3 cycles. Since the maximum delay cycle X cannot be bigger than 3 and the value of X may vary in different systems, programmers usually take a conservative approach to assume X=3for portability of code. Our rule reflects this conservative view. The **RD** rule says the special register can be read only if it is not in the delay buffer. The **SAVE** and **RESTORE** rules reflect the save and recovery of the execution contexts, which is consistent with the operational semantics of the save and restore instructions given in Figs. 6 and 7.

### 4 Refinement Verification of SPARCv8

In this section, we present our *relational* program logic for refinement verification of SPARCv8 code. As an extension of our conference paper, it consists of the following work:

- We define a new Pseudo-SPARCv8 language as the high-level specification language in Sec. 4.1;
- We make some modifications to the SPARCv8 language defined in Sec. 2 and let it act as the low-level language in our refinement verification.

We present our low-level SPARCv8 language and the modifications in Sec. 4.2;

- We define the correctness of the abstract assembly primitives in Sec. 4.3, which is formulated as contextual refinement between the implementations and their corresponding abstract assembly primitives;
- We present a new program logic to do refinement verification in Sec. 4.4;
- We show that our new program logic is sound in Sec. 4.5. The semantics of judgements, different from the previous work in our conference paper which only ensures the partial correctness of verified programs, are defined as simulation relations between the low- and high-level programs which guarantees contextual refinement.

### 4.1 High-level Pseudo-SPARCv8 Language

The Pseudo-SPARCv8 language contains two parts: the SPARCv8 code as client and the set of abstract assembly primitives. Here, we require that the execution of client SPARCv8 code preserves a restriction between register window and stack in memory, shown on the left side of Fig. 12 (cwp points to the current window and wim marks the invalid window, the details of overlapping of adjacent windows are omitted in the figure).



Fig.12. Abstraction of context management

During the execution of SPARCv8 program, part of previous procedures' contexts (the light gray part in the left side of Fig. 12) are saved in register window, the

others (the dark gray part in the left side of Fig. 12) are stored in stack in memory, because the number of windows is limited. The restriction is that the stack pointer (%sp) of each procedure, including the current and previous ones, whose context is saved in register window currently, should point to the top of its stack frame (shown as the thick arrow in Fig. 12), so that the contexts in these windows can be stored correctly in memory when needed. For instance, the context switch routine will check whether the previous window is valid (in clockwise direction in Fig. 12), and use instruction restore to set it as the current one and save its contents into stack (in memory) until the previous one is invalid (filled with east north lines in Fig. 12). We require that the execution of client code preserves such restriction. Otherwise, some SPARCv8 functions like context switch routine, whose executions will store the contexts saved in register windows into stack in memory, cannot be verified if it is unclear where to save the contents of some windows. We do the following when defining Pseudo-SPARCv8 program to make the execution of client code preserve such restriction:

• In order to ensure that the stack pointer (%sp) always points to the top of its stack frame, we require that each instruction, like add and 1d, whose execution doesn't operate register window, is prohibited to update the value of %sp; and as for the save and restore, we require them to be used in specific forms. We introduce "Psave w" as a macro of "save %sp, -w, %sp", whose execution generates a new %sp pointing to the stack frame size w allocated newly for the next window. We also introduce "Prestore" as a macro of "restore %g<sub>0</sub>, %g<sub>0</sub>, %g<sub>0</sub>" 1, whose execution just restores the previous window and doesn't modify

 $<sup>^{1}</sup>$ In SPARCv8,  $\% g_{0}$  is always 0, and usually used as parameters when instructions do not require specific parameters.

the value of any register in the previous window restored. The original save and restore instructions have *no* semantics in high-level client code.

 The special registers in SPARCv8 usually play specific roles and modifying them should be done carefully. For example, wim marks which window is invalid.



Fig.13. Problem of modifying wim arbitrary

If we change its value shown in Fig. 12 to mark another window invalid, as shown in Fig. 13, and call context switch routine to save the contents of previous windows into memory until the invalid one at this moment, a problem will arise since we don't know where to save the contents of window marked invalid originally (filled with dots in Fig. 13). So, we forbid the client to modify special registers and give *no* semantics to instruction wr in high-level client code. Modifying them is hidden in the implementations of the abstract assembly primitives in low-level. And the delay buffer can be omitted in high-level program state.

• As shown in Fig. 12, we find that we can abstract the register window and memory in stack storing contexts into a list (defined as HFrmList formally in Fig. 15). After this abstraction, we don't need to care about whether the contexts are saved in register windows or memory, and don't need to describe the contents of windows unused (the windows in white color in Fig. 12, but excluding the current one pointed by cwp) in the Pseudo-SPARCv8 level. The cwp register is

no longer needed in Pseudo-SPARCv8 program because the register window is abstracted away. The low-level program in our work doesn't use this abstraction, because the low-level program should be realistically modelled, and the implementations of some primitives need to know the existance of register windows, for instance, the context switch routine needs to save the contents of the register window into stack (in memory).

We define the syntax of the high-level Pseudo-SPARCv8 language in Fig. 14. The code (HCode)  $\Pi$ has two parts: the code heap C and the set of abstract primitives (PrimSet)  $\Omega$ , which is a partial mapping from labels to abstract assembly primitive. The code heap Cin  $\Pi$  acts as the client to call abstract assembly primitives. The abstract assembly primitive (Prim)  $\Upsilon$  is defined as a relation that takes a list of values as arguments and maps a high-level program state (defined in Fig. 15) to another. We add three pseudo instructions in simple instruction (SimpIns). The Psave w and Prestore restrict the instruction save and restore to be used in the specific form as mentioned before. We also introduce print r, whose execution outputs the value v in general register  $\mathbf{r}$  and generates an message out(v) as an observable event. The high-level message (HMsg)  $\alpha$  can be either an empty message  $\tau$ , or an output out(v), or a call( $f, \overline{v}$ ) meaning to call a primitive labelled f with arguments  $\overline{v}$ .

The machine states (HState) of the high-level Pseudo-SPARCv8 program are defined in Fig. 15. The high-level program  $\mathbb{P}$  is a pair of high-level code  $\Pi$  and high-level state  $\mathbb{S}$ . High-level state is a tuple including: a thread pool (ThrdPool) T, current thread id (Tid) t, the thread local state (ThrdLcSt)  $\mathcal{K}$  of the current thread, and the memory (Mem) M.

```
(HCode) \Pi ::= (C, \Omega)
                                                                                                                                                                                                                                                                                                                 (CodeHeap) C \in \text{Word} \rightarrow \text{Comm}
(PrimSet) \Omega ::= \{ f_1 \leadsto \Upsilon_1, \dots, f_n \leadsto \Upsilon_n \}
                                                                                                                                                                                                                                                                                                                                                 (Prim) \Upsilon \in \text{List Val} \to \text{HState} \to \text{HState} \to \text{Prop}
          (\operatorname{Comm}) \quad c \ ::= \ \mathbf{i} \mid \operatorname{call} \ \mathbf{f} \mid \operatorname{jmp} \ \mathbf{a} \mid \operatorname{retl} \mid \operatorname{be} \ \mathbf{f}
(\operatorname{SimpIns}) \quad \mathtt{i} \quad ::= \ \mathtt{Psave} \ w \ | \ \mathtt{Prestore} \ | \ \mathtt{print} \ \mathtt{r} \ | \ \mathtt{ld} \ \mathtt{a} \ \mathtt{r}_d \ | \ \mathtt{st} \ \mathtt{r}_s \ \mathtt{a} \ | \ \mathtt{add} \ \mathtt{r}_s \ \mathtt{o} \ \mathtt{r}_d \ | \ \mathtt{rd} \ \mathtt{sr} \ \mathtt{r}_d \ | \ \mathtt{wr} \ \mathtt{r}_s \ \mathtt{o} \ \mathtt{sr}_d \ | \ \mathtt{wr} \ \mathtt{r}_s \ \mathtt{o} \ \mathtt{sr}_d \ | \ \mathtt{vr} \ \mathtt{r}_s \ \mathtt{o} \ \mathtt{sr}_d \ | \ \mathtt{vr} \ \mathtt{r}_s \ \mathtt{o} \ \mathtt{sr}_d \ | \ \mathtt{vr} \ \mathtt{r}_s \ \mathtt{o} \ \mathtt{sr}_d \ | \ \mathtt{vr} \ \mathtt{r}_s \ \mathtt{o} \ \mathtt{sr}_d \ | \ \mathtt{vr} \ \mathtt{r}_s \ \mathtt{o} \ \mathtt{sr}_d \ | \ \mathtt{vr}_s \ \mathtt{o} \ \mathsf{sr}_d \ | \ \mathtt{vr}_s \ \mathtt{o} \ \mathsf{vr}_s \ \mathsf{o} \ \mathsf{vr}_s \ | \ \mathtt{vr}_s \ \mathsf{o} \ \mathsf{vr}_s \ \mathsf{o} \ \mathsf{o} \ \mathsf{vr}_s \ \mathsf{o} 
                                                                                                                   | save r_s o r_d | restore r_s o r_d | ...
             (HMsg) \alpha ::= \tau \mid \mathsf{out}(v) \mid \mathsf{call}(\mathbf{f}, \overline{v})
                                                                                                                                                                                                                   Fig.14. Syntax of Pseudo-SPARCv8 Code
                                                                                                                                                                                                                                           (HState) \mathbb{S} ::= (T, \mathsf{t}, \mathcal{K}, M)
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     (ThrdPool) T ::= \{t \leadsto \mathcal{K}\}^*
                                             (HProg) \mathbb{P} ::= (\Pi, \mathbb{S})
                                                                 (Tid) t \in \mathbb{Z}
                                                                                                                                                                                                                          (ThrdLcSt) \mathcal{K} ::= (\mathbb{Q}, pc, npc)
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            (HRstate) \mathbb{Q} ::= (\mathbb{R}, \mathbb{F})
                           (HRegFile) \mathbb{R} \in HRegName \rightarrow Val
                                                                                                                                                                                                                                                                                                                                       (HRegName) \hat{\mathbf{r}}\mathbf{n} ::= \mathbf{r}_0 \mid \dots \mid \mathbf{r}_{31} \mid \mathbf{n} \mid \mathbf{z} \mid \mathbf{c} \mid \mathbf{v}
```

Fig.15. Machine States for Pseudo-SPARCv8 Code

(HFrame) fm ::=  $[v_0, ..., v_7]$ 

Thread Local State. The thread local state  $\mathcal{K}$  is a triple of high-level register state (HRstate)  $\mathbb{Q}$ , and program counters pc and npc. The high-level register state  $\mathbb{Q}$  consists of the high-level register file (HRegFile)  $\mathbb{R}$ , and the high-level frame list (HFrmList)  $\mathbb{F}$ .  $\hat{rn}$  is the high-level register names (HRegName), where the cwp is omitted as introduced before and we also omit special registers for simplicity, because we forbid the high-level client code to modify them  $^2$ . The high-level frame list  $\mathbb{F}$  is a list of pairs (fm<sub>1</sub>, fm<sub>2</sub>), which is used to save the contexts (local and in registers) fm<sub>1</sub> and fm<sub>2</sub> of previous procedures. After introducing the state of high-level program, we define the primitive switch as an instantiation of  $\Upsilon$  below:

(HFrmList)  $\mathbb{F}$  ::=  $nil \mid (fm_1, fm_2) :: \mathbb{F}$ 

```
 \begin{split} \mathsf{switch} & ::= \\ \lambda \, \overline{v}, \mathbb{S}, \mathbb{S}'. \, \exists \, \mathsf{t}'. \, M(\mathsf{TaskNew}) = (\mathsf{t}', 0) \wedge T(\mathsf{t}') = (\mathbb{Q}', \mathsf{pc}', \mathsf{npc}') \\ \wedge \, T' &= T \{ \mathsf{t} \leadsto (\mathbb{Q}, \mathsf{pc}, \mathsf{npc}) \} \wedge \mathsf{t} \neq \mathsf{t}' \wedge \overline{v} = \mathsf{nil} \\ \mathsf{where} \, \mathbb{S} &= (T, \mathsf{t}, (\mathbb{Q}, \mathsf{pc}, \mathsf{npc}), M), \\ \mathbb{S}' &= (T', \mathsf{t}', (\mathbb{Q}', \mathsf{f} + 8, \mathsf{f} + 12), M), \mathsf{f} = \mathbb{Q}'. \mathbb{R}(\mathsf{r}_{15}). \end{split}
```

The execution of the switch primitive takes no arguments ( $\overline{v} = \text{nil}$ ), and changes the identifier of the current thread according to the value in location TaskNew. We use parameters  $\mathbb S$  and  $\mathbb S'$  to represent the machine states before and after execution of switch respectively.

Operational Semantics in High-level. The operational semantics for high-level Pseudo-SPARCv8 program is defined in Fig. 16. The high-level program transition relation  $(\Pi, \mathbb{S}) : \stackrel{\alpha}{\Longrightarrow} (\Pi, \mathbb{S}')$  is defined in Fig. 16 (a). In each step, the program may either execute the instruction pointed by  $\mathbf{pc}$  and generate empty message  $\tau$  or an output  $\mathbf{out}(v)$ , or call an abstract assembly primitive in the primitive set. When calling an abstract assembly primitive, the execution of current thread (defined as  $(\_ \Vdash \_ \circ \stackrel{-}{\longrightarrow} \_)$  in Fig. 16 (b)) will generate a message  $\mathbf{call}(\mathbf{f}, \overline{v})$ , which means that it hopes to call the abstract assembly primitive  $\Upsilon$  labelled  $\mathbf{f}$ , which is not in the domain of code heap C, with arguments  $\overline{v}$  (we use  $\mathbf{args}(\mathbb{Q}, M, \overline{v})$  to get arguments  $\overline{v}$  from high-level state, and its definition is omitted here).

The thread local step is defined in Fig. 16 (b). Here, the step for simple instruction  $\mathbf{i}$  is represented as " $\mathbf{exec}(\mathbf{i},\_,\_)$ ". We show the state transition relation for pseudo instructions Psave w and Prestore in Fig. 16 (c). Supposing the current register state  $\mathbb{Q}$  is  $(\mathbb{R},\mathbb{F})$ , executing instruction Psave w will save the local and in registers into high-level frame list  $\mathbb{F}$ . It also allocates a new block b of size 64 byte to w

<sup>&</sup>lt;sup>2</sup>There is no problem to reserve special registers in high-level register file and permit the high-level client code to read them.

$$\begin{split} & \underline{\Pi} = (C,\Omega) \quad C \Vdash (\mathcal{K},M) \circ \xrightarrow{\tau} (\mathcal{K}',M') \\ & (\overline{\Pi},(T,\mathsf{t},\mathcal{K},M)) : \xrightarrow{\tau} (\overline{\Pi},(T,\mathsf{t},\mathcal{K}',M')) \\ & \underline{\Pi} = (C,\Omega) \quad C \Vdash (\mathcal{K},M) \circ \xrightarrow{\operatorname{cut}(v)} (\mathcal{K}',M) \\ & \underline{\Pi} = (C,\Omega) \quad C \Vdash (\mathcal{K},M) \circ \xrightarrow{\operatorname{cul}(v,\overline{v})} (\mathcal{K}',M) \\ & \underline{\Upsilon}(\overline{v})(T,\mathsf{t},\mathcal{K}',M)(T',\mathsf{t}',\mathcal{K}'',M') \\ & (\overline{\Pi},(T,\mathsf{t},\mathcal{K},M)) : \xrightarrow{\tau} (\overline{\Pi},(T',\mathsf{t}',\mathcal{K}'',M')) \\ & (a) \text{ High-level Program Transition} \\ & \underline{C(\mathsf{pc}) = \mathbf{i} \quad \exp(\mathbf{i},(\mathbb{Q},M),(\mathbb{Q}',M'))} \\ & \underline{C(\mathsf{pc}) = \mathsf{call} \quad \mathbf{f} \quad r_{15} \in \operatorname{dom}(\mathbb{R})} \\ & \underline{C(\mathsf{pc}) = \mathsf{call} \quad \mathbf{f} \quad r_{15} \in \operatorname{dom}(\mathbb{R})} \\ & \underline{C(\mathsf{pc}) = \mathsf{call} \quad \mathbf{f} \quad r_{15} \in \operatorname{dom}(\mathbb{R})} \\ & \underline{C(\mathsf{pc}) = \mathsf{ret} \quad \mathbb{R}(\mathsf{r}_{15}) = \mathbf{f}} \\ & \underline{C(\mathsf{l}((\mathbb{R},\mathbb{F}),\mathsf{pc},\mathsf{npc}),M) \circ \xrightarrow{\tau} (((\mathbb{R},\mathbb{F}),\mathsf{npc},\mathsf{f}+8),M)} \\ & \underline{C(\mathsf{pc}) = \mathsf{ret} \quad \mathbb{R}(\mathsf{r}_{15}) = \mathbf{f}} \\ & \underline{C(\mathsf{l}((\mathbb{R},\mathbb{F}),\mathsf{pc},\mathsf{npc}),M) \circ \xrightarrow{\tau} (((\mathbb{R},\mathbb{F}),\mathsf{npc},\mathsf{npc}+4),M)} \\ & \underline{C(\mathsf{pc}) = \mathsf{print} \quad \mathbb{R}(\mathsf{r}) = v} \\ & \underline{C(\mathsf{l}((\mathbb{R},\mathbb{F}),\mathsf{pc},\mathsf{npc}),M) \circ \xrightarrow{\operatorname{cut}(v)} (((\mathbb{R},\mathbb{F}),\mathsf{npc},\mathsf{npc}+4),M)} \\ & \underline{pc \notin \mathrm{dom}(C) \quad \mathsf{npc} = \mathsf{pc}+4 \quad \mathrm{args}(\mathbb{Q},M,\overline{v})} \\ & \underline{C(\mathsf{l}((\mathbb{Q},\mathsf{pc},\mathsf{npc}),M) \circ \xrightarrow{\operatorname{cut}(v)} ((\mathbb{Q},\mathsf{pc},\mathsf{npc}),M)} \\ & \underline{b} \quad \mathrm{High-level Thread \ Local \ Transition} \\ & \underline{\mathbb{Q}} = (\mathbb{R},\mathbb{F}) \quad \mathbb{R}' = \mathbb{R}\{\mathrm{out} \leadsto_{-}, \mathrm{local} \leadsto_{-}, \mathrm{in} \leadsto_{\mathbb{R}}([\mathrm{out}])\}\{\%\mathsf{sp} \leadsto (b,0)\} \\ & \underline{alloc}(M,b,64,w) = M' \quad \mathbb{Q}' = (\mathbb{R}',(\mathbb{R}([\mathrm{local}]),\mathbb{R}([\mathrm{in}])) ::\mathbb{F}) \\ & \underline{\mathrm{exec}(\mathsf{Psave} \ w,(\mathbb{Q},M),(\mathbb{Q}',M'))} \\ & \underline{\mathrm{exec}(\mathsf{Prestore},(\mathbb{Q},M),(\mathbb{Q}',M'))} \\ & \underline{\mathrm{exec}(\mathsf{Pr$$

Fig.16. Selected operational semantics rules for high-level program

byte as a new stack frame in memory (represented as alloc(M, b, 64, w) = M'). The reason why it starts from 64 byte is that the 0 to 64 bytes (16 words) in a stack frame are usually reserved to save the context in window (local and in registers) by convention [5], and this part of memory is abstracted away in Pseudo-SPARCv8 program as we have explained and shown in Fig. 12. The instruction Prestore does the reverse, freeing the block of current stack frame (represented as free(b, M) = M'), and restoring the context of the

previous procedure saved in  $\mathbb{F}$ .

## 4.2 Low-level SPARCv8 Program

The global program transition of the low-level SPARCv8 program is defined as the following form:

$$\begin{split} &(R,D) \rightrightarrows (R',D') \\ &C \vdash ((M,(R',F),D'),\mathsf{pc},\mathsf{npc}) \circ \xrightarrow{\tau/\mathsf{out}(v)} ((M',(R'',F'),D''),\mathsf{pc'},\mathsf{npc'}) \\ &(C,(M,(R,F),D),\mathsf{pc},\mathsf{npc}) ::= \xrightarrow{\tau/\mathsf{out}(v)} (C,(M',(R'',F'),D''),\mathsf{pc'},\mathsf{npc'}) \end{split}$$

The low-level SPARCv8 program is slightly different from the SPARCv8 program defined in Sec. 2:

1. The low-level SPARCv8 program uses the instruc-

tions defined in Fig. 14. It means that we need to give semantics to the pseudo instructions Psave, Prestore and print in the low-level SPARCv8 program. Since the Psave and Prestore are simply special forms of save and restore as explained, and print is a primitive responsible for generating observable events, defining their semantics is not a challenge and the translation of programs in this modified language into ones in the standard SPARCv8 language is trivial.

2. The program transition defined in Sec. 2 does not generate observable events. Here, in order to support refinement verification, since we use the event trace refinement [12], each step of the program generates either an empty message τ, or an output out(v) produced by print.

Note that the client code and the implementations of abstract assembly primitives in low-level are both SPARCv8 code heap. So, we do not need to define their linking in semantics. More details of the low-level program can be found in our Coq code and TR [8].

## 4.3 Primitive Correctness

We first establish a state relation between low- and high-level program states. We define this relation below ( $\oplus$  means disjoint union), shown as " $S \sim \mathbb{S}$ ".

$$\frac{M = M_c \uplus M_T \uplus \{\mathsf{TaskCur} \leadsto (\mathsf{t}, 0)\} \uplus M'}{(M_c, Q) \Downarrow_c (\mathsf{t}, \mathcal{K}) \qquad M_T \Downarrow_r T \setminus \{\mathsf{t}\} \qquad D = \mathrm{nil}}}{(M, Q, D) \sim (T, \mathsf{t}, \mathcal{K}, M')}$$

The low-level memory M is split into four parts:  $M_c$  used to save the context of the current thread t;  $M_T$  saving the contexts of the ready threads, except the current thread t; a singleton memory cell located TaskCur saving the current thread id; and shared memory M' that is same as the high-level memory. The delayed buffer D is nil, because client is not permitted to modify

any special register through instructions wr. The memory  $M_T$  used to save the contexts of the ready threads is abstracted as a thread pool in high-level program. Their relation is represented as " $M_T \Downarrow_{\mathsf{r}} T \backslash \{\mathsf{t}\}$ ". We use " $(M_c, Q) \Downarrow_{\mathsf{c}} (\mathsf{t}, \mathcal{K})$ " to represent the state relation of current thread  $\mathsf{t}$  in low- and high-level programs.

The correctness of abstract assembly primitives is defined in terms of *contextual refinement*. We give its formal definition in Def. 1. And we use *event trace refinement* proposed by Liang *et al.* [12].

**Definition 1** (Primitive Correctness).  $C_{as} \sqsubseteq \Omega$  iff for any C, S,  $\mathbb{S}$ , pc and npc, if  $S \sim \mathbb{S}$ , and ProgSafe( $\mathbb{P}$ ), then  $P \subseteq \mathbb{P}$  holds. (where  $P = (C \uplus C_{as}, S, pc, npc)$ ,  $\mathbb{P} = ((C, \Omega), \mathbb{S})$ , and  $\mathbb{S}.\mathcal{K} = (\_, pc, npc)$ ).

We use a code heap  $C_{\rm as}$  to represent the implementations and  $\Omega$  to represent the set of corresponding abstract assembly primitives. The contextual refinement, denoted as  $C_{\rm as} \sqsubseteq \Omega$ , says that if and only if for any client code (or context) C, low-level program state S, high-level program state  $\mathbb{S}$ , program counters  $\operatorname{pc}$  and  $\operatorname{npc}$ , if the low- and high-level program states satisfy the state relation  $S \sim \mathbb{S}$  and the high-level program will never get stuck (shown as  $\operatorname{ProgSafe}(\mathbb{P})$ ), then there is an event trace refinement [12], which means that  $\operatorname{P}$  produces no more observable behaviors than  $\mathbb{P}$  and is denoted as  $\operatorname{P} \subseteq \mathbb{P}$ , between low- and high-level programs.  $\operatorname{ProgSafe}(\mathbb{P})$  is defined formally below:

$$\mathsf{ProgSafe}(\mathbb{P}) ::= \forall \, \mathbb{P}'. \, (\mathbb{P} : \Longrightarrow^* \mathbb{P}') \Longrightarrow (\exists \, \mathbb{P}''. \, \mathbb{P}' : \Longrightarrow \mathbb{P}'')$$

The client code C is SPARCv8 code, so the high-level code is a pair of C and  $\Omega$ , and the low-level code is just the union of C and  $C_{as}$ , shown as  $(C \uplus C_{as})$ , because both of C and  $C_{as}$  are SPARCv8 code heap:

$$C \uplus C_{as} ::= C \cup C_{as} \quad \text{if } dom(C) \cap dom(C_{as}) = \emptyset$$

 $(S, \mathbb{S}, A, w) \models \text{Emp}$ 

$$(S,\mathbb{S},A,w)\models p \qquad ::= S\models p \land \mathbb{S}.M = \emptyset \land \mathbb{S}.T = \emptyset \\ (S,\mathbb{S},A,w)\models r \hat{n} \rightarrow v \qquad ::= \mathbb{S}.\mathcal{K}.\mathbb{Q}.\mathbb{R}(r \hat{n}) = v \land (S,\mathbb{S},A,w)\models \operatorname{Emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow v \qquad ::= \mathbb{S}.M = \{l \rightarrow v\} \land \mathbb{S}.T = \emptyset \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T \setminus \{l\} = \emptyset \land \mathbb{S}.t = l \land \mathbb{S}.\mathcal{K} = \mathcal{K} \land \mathbb{S}.M = \emptyset \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land S\models \operatorname{emp} \\ (S,\mathbb{S},A,w)\models l \rightarrow_{\mathsf{c}} \mathcal{K} \qquad ::= \mathbb{S}.T = \{l \rightarrow \mathcal{K}\} \land \mathbb{S}.M = \emptyset \land l \neq \mathbb{S}.t \land \mathbb{S}.M = \emptyset \land \mathbb{S}.t \land \mathbb{S}.M = \emptyset \land \mathbb{S}.t \land \mathbb{S}.t$$

 $::= S.M = \emptyset \land S.T = \emptyset \land S \models emp$ 

Fig.18. Semantics of Relation Assertion

# 4.4 Relational Program Logic for Refinement Verification

Fig.17. Syntax of Relational Assertion

Relational Assertion Fig. 17 gives the relational assertion language, and its semantics is given in Fig. 18. The relational assertions are interpreted over relational state  $(S, \mathbb{S}, A, w)$ , which contains the low-level state S, the high-level state  $\mathbb{S}$ , the abstract assembly primitive command A defined in Fig. 18, and a word w recording the number of the tokens. The high-level primitive command A is either an abstract assembly primitive  $\Upsilon$  parameterized with its arguments  $\overline{v}$ , or a  $\bot$  meaning the primitive has already been executed. The relational assertion p reserves original assertion p describing the low-level state S.

We define  $\hat{\operatorname{rn}} \to v$  and  $l \to v$  to describe the state of register file and memory in high-level. The assertion Emp says that the high-level memory and thread pool are both empty, and the low-level state satisfies emp defined in Fig. 9. The assertion  $\mathsf{t} \leadsto_{\mathsf{c}} \mathcal{K}$  and  $\mathsf{t} \leadsto_{\mathsf{r}} \mathcal{K}$  represent the thread local state of current and ready thread respectively. Note that the threads in thread pool are viewed as resources and can be separated by separation conjunction.

The assertion (A) means the current high-level primitive command is A. And the assertion (w) takes a word (w), which can also be separated by separation conjunction, to state that the number of tokens in current state is no less than (w). In the introduction of the inference rules following, we use tokens to avoid infinite loops and recursive calls to make sure the termination preserving refinement.

The assertion  $p \downarrow$  describes the state after executing one step of the delayed writes. Suppose a rela-

tional state  $(S', \mathbb{S}, A, w)$  satisfies the assertion  $\mathbb{p}$ , where S' = (M, (R', F), D'), then  $\mathbb{p} \downarrow$  holds after executing a step of delayed writes  $((R', F') \rightrightarrows (R, F))$  from S'.

## Inference Rules in Relational Program Logic

The code specification  $\hat{\theta}$  and code heap specification  $\Psi$  for refinement verification are defined below :

$$\begin{array}{lll} \mbox{(valList)} & \iota & \in & \mbox{list value} & \mbox{(pAsrt)} & \mbox{fp}, \mbox{fq} \in & \mbox{valList} \rightarrow & \mbox{RelAsrt} \\ \mbox{(CdSpec)} & \hat{\theta} & ::= & \mbox{(fp}, \mbox{fq}) & \mbox{(CdHpSpec)} & \Psi & ::= & \mbox{f} & \sim & \hat{\theta} \\ \end{array}$$

Here, fp and fq are relational assertions parameterized over a list of values  $\iota$ . Fig. 19 shows selected inference rules for refinement verification in our logic. The top rule **WfPrim** verifies the contextual refinement between the code heap  $C_{\rm as}$  and the corresponding abstract assembly primitive set  $\Omega$ . It requires that each code block specified in  $\Psi$  can be verified with respect to its specification, shown as  $(\vdash C_{as} : \Psi)$ , and the specification of the implementation of the abstract assembly primitive needs to meet some restrictions, shown as  $\mathsf{wdSpec}(\mathsf{fp},\mathsf{fq},\Upsilon)$ , which we will discuss in more details following. The inference rules for jmp and call in relational program logic will consume a token, shown as  $\blacklozenge(1)$ , in order to avoid infinite loops and recursive function calls, because our refinement relation is termination-preserving. The  $wf(p_r)$ , whose definition is omitted here, means there is no sub-term in form of  $(\mathsf{t} \leadsto_{\mathsf{c}} \mathcal{K}), (\hat{\mathsf{rn}} \rightarrowtail v)$  and (A) in frame  $p_r$ , because the state they described is not separated by separation conjunction \*. The **ABSCSQ** rule allows us to execute the high-level primitive command specified in precondition. The implication  $p \Rightarrow p'$  is defined below formally:

$$\begin{array}{l} (\mathbb{p} \Rightarrow \mathbb{p}') \vee \\ (\forall S, \mathbb{S}, A, w. ((S, \mathbb{S}, A, w) \models \mathbb{p}) \Longrightarrow \\ (\exists \mathbb{S}', A', w'. ((A, \mathbb{S}) \dashrightarrow (A', \mathbb{S}')) \wedge ((S, \mathbb{S}', A', w') \models \mathbb{p}')) \end{array}$$

The inference rules for verifying instructions are not presented here, because they are no different from the rules shown in Fig. 11.

Well-defined Specification. The wdSpec( $fp, fq, \Upsilon$ ) is defined formally in Def. 2. It contains three properties that the specifications need to satisfy, and we explain them in turn in the following.

**Definition 2** (Well-defined Specification).  $wdSpec(fp, fq, \Upsilon)$  holds, iff

- 1. for any  $\overline{v}$ ,  $\mathbb{S}$ ,  $\mathbb{S}'$ ,  $\mathbb{S}_r$ . if  $\Upsilon(\overline{v})(\mathbb{S})(\mathbb{S}')$ , and  $\mathbb{S} \perp \mathbb{S}_r$ , then the following holds (where  $\mathbf{f} = \mathbb{S}'.\mathcal{K}.\mathbb{Q}.\mathbb{R}(\mathbf{r}_{15})$ ):
  - S'.K.pc = f + 8, S'.K.npc = f + 12;
  - there exists  $\mathbb{S}''$ ,  $\mathbb{S}'_r$ ,  $\Upsilon(\overline{v})(\mathbb{S} \oplus \mathbb{S}_r)(\mathbb{S}'')$ ,  $\mathbb{S}'' = \mathbb{S}' \oplus \mathbb{S}'_r$ , and  $\mathbb{S}_r.T = \mathbb{S}'_r.T$ ,  $\mathbb{S}_r.M = \mathbb{S}'_r.M$ ;
- 2. for any  $\iota$ , there exists  $\overline{v}$ , such that fp  $\iota \Rightarrow (\Upsilon(\overline{v})) * \text{true}$ , and fq  $\iota \Rightarrow (\bot) * \text{true}$ ;
- 3. for any  $\overline{v}$ , S, S, if  $(S, S, \_, \_) \in \mathsf{INV}(\Upsilon(\overline{v}), \overline{v})$ , there exists  $\iota, \mathfrak{p}_r$  and w, such that  $(S, S, \Upsilon(\overline{v}), w) \models (\mathfrak{fp} \ \iota * \mathfrak{p}_r)$ ,  $(\mathfrak{fq} \ \iota * \mathfrak{p}_r) \Rightarrow \mathsf{INV}(\bot, \_)$ , and  $\mathsf{Sta}(\Upsilon(\overline{v}), \mathfrak{p}_r)$  hold.

First, the program counters should be equal to f+8 and f+12, where f is contained in  $r_{15}$  register after the execution of abstract assembly primitive. It ensures that the low-level implementation and high-level abstract assembly primitive will return to the same code pointers after executions. We also require that if an abstract assembly primitive can execute safely on a part of program state, it can also execute safely on the whole program state, and additional program state remains unchanged. Here,  $\mathbb{S} \perp \mathbb{S}_r$  is defined formally below:

$$\mathbb{S} \perp \mathbb{S}_r ::= T \perp T' \wedge M \perp M' \wedge \mathsf{t} = \mathsf{t}' \wedge \mathcal{K} = \mathcal{K}'$$
  
where  $\mathbb{S} = (T, \mathsf{t}, \mathcal{K}, M), \mathbb{S}_r = (T', \mathsf{t}', \mathcal{K}', M')$ 

Second, the abstract assembly primitive should be specified in the precondition, and its execution should be done in the final state. Third, there is an *invariant* between low- and high-level programs, holding at the entry of the function. Our logic needs to ensure that such invariant can be reestablished at the exit of function. Such invariant is defined as INV formally below:

$$\mathsf{INV}(A,\overline{v}) ::= \{ (S,\mathbb{S},A,w) \mid \mathbf{S} \sim \mathbb{S} \land \underbrace{(\exists \mathbb{S}'.\,(A,\mathbb{S}) \dashrightarrow^* (\bot,\mathbb{S}'))}_{\land \ \mathbf{args}(\mathbb{S}.\mathcal{K}.\mathbb{Q},\,\mathbb{S}.M,\overline{v})} \}$$

The invariant consists of the state relation between lowand high-level program states, shown as  $S \sim \mathbb{S}$ , and the safe execution of the primitive command, which means that the primitive command A can execute zero

$$\Psi \vdash C_{\mathrm{as}} : \Psi$$
 (Well-formed Primitive)

$$\begin{split} & \vdash C_{\mathrm{as}} : \Psi \\ & \text{for all } \mathtt{f} \in \mathrm{dom}(\Omega) : \\ & \underline{\Psi(\mathtt{f}) = (\mathtt{fp}, \mathtt{fq}) \quad \Omega(\mathtt{f}) = \Upsilon \quad \ \, \mathsf{wdSpec}(\mathtt{fp}, \mathtt{fq}, \Upsilon)} \\ & \underline{\Psi \vdash C_{\mathrm{as}} : \Omega} \end{split} \tag{WfPrim}$$

 $\vdash C_{as} : \Psi$  (Well-formed Code Heap)

$$\frac{\text{for all } \mathbf{f} \in \text{dom}(\Psi), \ \iota : \ \Psi(\mathbf{f}) = (\mathfrak{f}\mathfrak{p}, \mathfrak{f}\mathfrak{q}) \qquad \Psi \vdash \{(\mathfrak{f}\mathfrak{p} \ \iota, \mathfrak{f}\mathfrak{q} \ \iota)\} \, \mathbf{f} : C_{as}[\mathbf{f}]}{\vdash C_{as} : \Psi} \ \ (\mathbf{WfInt})$$

 $\Psi \vdash \{(p,q)\} f : I$  (Well-formed Instruction Sequences)

$$\frac{ |\vdash \{\mathfrak{p}\downarrow\} \ \mathbf{i} \ \{\mathfrak{p}'\} \qquad \Psi \vdash \{(\mathfrak{p}',\mathfrak{q})\} \ \mathbf{f} + \mathbf{i} : \mathbb{I}}{\Psi \vdash \{(\mathfrak{p},\mathfrak{q})\} \ \mathbf{f} : \ \mathbf{i} ; \mathbb{I}} \quad (\mathbf{SEQ})$$

$$\frac{ \downarrow \psi \downarrow \Rightarrow (\mathbf{a} =_a \mathbf{f}') \quad \mathbf{f}' \in \mathrm{dom}(\Psi) \quad \Psi(\mathbf{f}') = (\mathbf{f} \mathbf{p}, \mathbf{f} \mathbf{q})}{\Psi \vdash \{(\mathfrak{p},\mathfrak{q})\} \ \mathbf{i} \ \{\mathfrak{p}' * \blacklozenge (1)\} \quad \exists \iota, \mathfrak{p}_r. \ (\mathfrak{p}' \Rightarrow \mathbf{f} \mathfrak{p} \ \iota * \mathfrak{p}_r) \wedge (\mathbf{f} \mathfrak{q} \ \iota * \mathfrak{p}_r \Rightarrow \mathfrak{q}) \wedge \mathsf{wf}(\mathfrak{p}_r)}{\Psi \vdash \{(\mathfrak{p},\mathfrak{q})\} \ \mathbf{f} : \ \mathsf{jmp} \ \mathbf{a} ; \ \mathbf{i}} \quad (\mathbf{JMP})$$

$$\frac{ \mathbf{f}' \in \mathrm{dom}(\Psi) \quad \Psi(\mathbf{f}') = (\mathbf{f} \mathfrak{p}, \mathbf{f} \mathfrak{q}) \quad \Psi \vdash \{(\mathfrak{p}',\mathfrak{q})\} \ \mathbf{f} + \mathbf{8} : \mathbb{I}}{\mathbb{p} \downarrow \Rightarrow (\mathbf{r}_{15} \mapsto \bot) * \mathbb{p}_1 \quad \vdash \{(\mathbf{r}_{15} \mapsto \mathbf{f} * \mathfrak{p}_1) \downarrow\} \ \mathbf{i} \ \{\mathfrak{p}_2 * \spadesuit (1)\}}$$

$$\frac{\exists \iota, \mathfrak{p}_r. \ (\mathfrak{p}_2 \Rightarrow \mathbf{f} \mathfrak{p} \ \iota * \mathfrak{p}_r) \wedge (\mathbf{f} \mathfrak{q} \ \iota * \mathfrak{p}_r \Rightarrow \mathfrak{p}') \wedge (\mathbf{f} \mathfrak{q} \ \iota \Rightarrow \mathbf{r}_{15} = \mathbf{f}) \wedge \mathsf{wf}(\mathfrak{p}_r)}{\Psi \vdash \{(\mathfrak{p},\mathfrak{q})\} \ \mathbf{f} : \mathsf{call} \ \mathbf{f}' ; \ \mathbf{i} ; \mathbb{I}} \quad (\mathbf{CALL})$$

$$\frac{\mathfrak{p} \downarrow \downarrow \Rightarrow (\mathbf{r}_{15} \mapsto \mathbf{f}') * \mathfrak{p}_1 \quad \vdash \{\mathfrak{p}_1\} \ \mathbf{i} \ \{\mathfrak{p}_2\} \quad (\mathbf{r}_{15} \mapsto \mathbf{f}') * \mathfrak{p}_2 \Rightarrow \mathfrak{q}}{\Psi \vdash \{(\mathfrak{p},\mathfrak{q})\} \ \mathbf{f} : \mathsf{retl} ; \ \mathbf{i}} \quad (\mathbf{ABSCSQ})$$

Fig.19. Selected Inference Rules for Refinement Verification

(if  $A = \bot$ ) or one (if  $A = \Upsilon(\overline{v})$ ) step from the current state, presented as  $\exists \mathbb{S}'.(A,\mathbb{S}) \dashrightarrow^* (\bot,\mathbb{S}')$ , and we use  $\dashrightarrow^*$  to denote zero or one step. Including the safe execution of the primitive command is essential because we can get some knowledge of high-level program state from the safe execution of primitive command A. For example, if  $\mathsf{INV}(\mathsf{switch}(\mathsf{nil}), \mathsf{nil})$  holds, we know that the location  $\mathsf{TaskNew}$  must save a pointer pointing to a ready thread in thread pool from the safe execution of primitive switch. Then we in turn know that the memory location  $\mathsf{TaskNew}$  in low-level state also saves the same pointer from the state relation between low- and

high-level program.

$$\begin{array}{ll} \mathsf{INV}(\mathsf{switch}(\mathsf{nil}),\mathsf{nil}) \implies \exists \, \mathsf{t}, \mathcal{K}. \, (\mathsf{t} \leadsto_\mathsf{r} \mathcal{K}) * \\ & (\mathsf{TaskNew} \rightarrowtail (\mathsf{t},0)) * (\mathsf{TaskNew} \rightarrowtail (\mathsf{t},0)) * \mathsf{true} \end{array}$$

We introduce frame  $p_r$  for local reasoning, and it should be stable under the execution of the abstract assembly primitive (shown as  $Sta(\Upsilon(\overline{v}), p_r)$  defined below).

$$\begin{split} \mathsf{Sta}(A, \mathfrak{p}_r) &::= \forall \, S_r, \mathbb{S}_r, \mathbb{S}, \mathbb{S}', w. \\ & ((A, \mathbb{S}) \dashrightarrow^* (\bot, \mathbb{S}') \wedge (S_r, \mathbb{S}_r, A, w) \models \mathfrak{p}_r \wedge \mathbb{S} \bot \mathbb{S}_r) \\ & \Longrightarrow \, \exists \, \mathbb{S}'_r. \, \mathbb{S}' \bot \, \mathbb{S}'_r \wedge (S_r, \mathbb{S}'_r, \bot, w) \models \mathfrak{p}_r \end{split}$$

### 4.5 Semantics and Soundness

We first define the simulation relation for instruction sequence. It says  $C_{\rm as}$  can execute safely from S, pc and npc until reaching the end of the current instruction sequence  $(C_{\rm as}[pc])$ , and q holds if  $C_{\rm as}[pc]$  ends

with the return instruction  $\mathtt{retl}$ , and for each step of low-level execution, the high-level program will execute zero or one step. It is formally defined in Def. 3. Here we use " $\_ \longmapsto^n \_$ " to represent n-step execution. The w in simulation records the number of tokens. It will be consumed when meeting  $\mathtt{jmp}$  and  $\mathtt{call}$  instructions, so as to avoid infinite loop and recursive function call and ensure termination preserving, and reset when the high-level abstract assembly primitive executes.

**Definition 3** (Simulation for Instruction Sequence).  $q; \Psi \models (C_{as}, S, pc, npc) \leq_w (A, \mathbb{S})$  holds if and only if the following are true (we omit the case for be here, which is similar to jmp):

- 1. if  $C_{as}(pc) = i$  then:
  - there exist S', pc', npc', such that  $C_{as} \vdash (S, pc, npc) \longmapsto (S', pc', npc')$ ,
  - for any S', pc', npc', if  $C_{as} \vdash (S, pc, npc) \longmapsto (S', pc', npc')$ , then there exists A', S' and w', such that:
    - (1) either A' = A,  $\mathbb{S}' = \mathbb{S}$  and w' = w; or  $(A, \mathbb{S}) \dashrightarrow (A', \mathbb{S}')$ ,
    - (2)  $q; \Psi \models (C_{as}, S', pc', npc') \preceq_{w'} (A', S').$
- 2. if  $C_{as}(pc) = jmp \ a \ then$ :
  - there exist S', pc', npc', such that  $C_{as} \vdash (S, pc, npc) \longmapsto^2 (S', pc', npc')$ ,
  - for any S', pc', npc',
     if C<sub>as</sub> ⊢ (S, pc, npc) → <sup>2</sup> (S', pc', npc'), then there exists fp, fq, ι, A', S', w', w" < w' and p<sub>r</sub> such that the following hold:
    - (1)  $\operatorname{npc}' = \operatorname{pc}' + 4$ ,  $\Psi(\operatorname{pc}') = (\operatorname{fp}, \operatorname{fq})$ ,
    - (2) either A' = A, S' = S and w' = w; or  $(A, S) \longrightarrow (A', S')$ ,
    - (3)  $(S', \mathbb{S}', A', w'') \models (\operatorname{flp} \iota) * \operatorname{p}_r, (\operatorname{flq} \iota) * \operatorname{p}_r \Rightarrow \operatorname{q}, \operatorname{wf}(\operatorname{p}_r).$
- 3. if  $C_{as}(pc) = be f then ...$
- 4. if  $C_{as}(pc) = call f$  then:
  - there exist S', pc', npc', such that  $C_{as} \vdash (S, pc, npc) \longmapsto^2 (S', pc', npc')$ ,
  - for any S',  $\operatorname{pc}'$  and  $\operatorname{npc}'$ , if  $C_{\operatorname{as}} \vdash (S, \operatorname{pc}, \operatorname{npc}) \longmapsto^2 (S', \operatorname{pc}', \operatorname{npc}')$ , then there exist  $\operatorname{fp}, \operatorname{fq}, \iota, A', S', w', w'' < w'$  and  $\operatorname{pr},$  such that the following hold:
    - (1) npc' = pc' + 4,  $\Psi(pc') = (fp, fq)$ ,
    - (2) either A' = A, S' = S and w' = w; or  $(A, S) \longrightarrow (A', S')$ ,

- (3)  $(S', \mathbb{S}', A', w'') \models (\mathfrak{fp} \ \iota) * \mathfrak{p}_r, \ \mathsf{wf}(\mathfrak{p}_r),$
- (4) for any  $S_0$ ,  $S_0$ ,  $A_0$ ,  $w_0$ , if  $(S_0, S_0, A_0, w_0) \models (\text{fq } \iota) * p_r$ , then  $q; \Psi \models (C_{as}, S_0, \text{pc} + 8, \text{pc} + 12) \leq_{w_0} (A_0, S_0)$ ,
- (5) (fq  $\iota$ )  $\Rightarrow$  ( $\mathbf{r}_{15} = \mathbf{pc}$ ).
- 5. if  $C_{as}(pc) = retl \ then$ :
  - there exist S', pc', npc', such that  $C_{as} \vdash (S, pc, npc) \longmapsto^2 (S', pc', npc')$ ,
  - for any S', pc' and npc',
     if C<sub>as</sub> ⊢ (S,pc,npc) →<sup>2</sup> (S',pc',npc'), then there exists A', S', and w', such that:
    - (1) either A' = A,  $\mathbb{S}' = \mathbb{S}$  and w' = w; or  $(A, \mathbb{S}) \dashrightarrow (A', \mathbb{S}')$ ,
    - (2)  $(S', S', A', w') \models q$ ,  $pc' = S'.Q.R(r_{15}) + 8$ , and  $npc' = S'.Q.R(r_{15}) + 12$ .

Then we define the semantics for well-formed instruction sequences and well-formed code heap below.

**Definition 4** (Judgment Semantics).

- Ψ |= {(p,q)} f: I if and only if, for all C<sub>as</sub>, S, S,
  A and w such that C<sub>as</sub>[f] = I and (S, S, A, w) |=
  p, we have q; Ψ |= (C<sub>as</sub>, S, f, f+4) |= w (A, S).
- $\models C_{as} : \Psi \text{ if and only if, for all } f, \text{ fp and}$   $\text{fq such that } \Psi(f) = (\text{fp},\text{fq}), \text{ we have } \Psi \models$   $\{(\text{fp } \iota,\text{fq } \iota)\} \text{ f} : C_{as}[f] \text{ for all } \iota.$

Next, we define the simulation for function in Def. 5. It means that if there exists a relational state  $(S, \mathbb{S}, A, w)$  satisfying the precondition  $\mathfrak{p}$ , then we have the simulation  $\mathfrak{q} \models (C_{\mathrm{as}}, S, \mathfrak{f}, \mathfrak{f} + 4) \preccurlyeq^0_i (A, \mathbb{S})$  defined in Def. 6. The definition of simulation  $\mathfrak{q} \models (C_{\mathrm{as}}, S, \mathrm{pc}, \mathrm{npc}) \preccurlyeq^k_i (A, \mathbb{S})$  carries an index i, which is used to ensure the termination preserving, and the depth k of function call, which increases by the call instruction and decreases by ret1 (unless k = 0). The simulation relation ensures the safe execution of low-level SPARCv8 function and the corresponding high-level abstract assembly primitive.

**Definition 5** (Simulation for Function).

$$(C_{as}, f) \preccurlyeq^{(p,q)} A ::= \forall S, S, w. (S, S, A, w) \models p \Longrightarrow \exists i \in Index. \ q \models (C_{as}, S, f, f + 4) \preccurlyeq^0_i (A, S)$$
  
where  $q \models (C_{as}, S, pc, npc) \preccurlyeq^k_i (A, S)$  is defined in Def. 6.

**Definition 6.**  $q \models (C_{as}, S, pc, npc) \preceq_i^k (A, \mathbb{S})$  holds if and only if the following are true:

- 1. if  $C_{as}(pc) \in \{i, jmp \ a, be \ f\}$ , then:
  - $\begin{array}{c} \bullet \;\; there \; exists \; S', \; \mathsf{pc'}, \; \mathsf{npc'}, \; such \; that \\ (C_{\mathsf{as}}, S, \mathsf{pc}, \mathsf{npc}) :: \stackrel{\tau}{\Longrightarrow} (C_{\mathsf{as}}, S', \mathsf{pc'}, \mathsf{npc'}); \end{array}$
  - for any S', pc', npc',  $if(C_{as}, S, pc, npc) :: \xrightarrow{\tau} (C_{as}, S', pc', npc')$ , then one of the following holds:
    - (a)  $\exists j < i$ .  $q \models (C_{as}, S', pc', npc') \preccurlyeq_i^k (A, S);$
    - (b) there exists  $\mathbb{S}'$ ,  $j \in Index$ , such that  $(A, \mathbb{S}) \dashrightarrow (\bot, \mathbb{S}')$  and  $\mathbb{Q} \models (C_{as}, S', \mathsf{pc'}, \mathsf{npc'}) \preceq_j^k (\bot, \mathbb{S}')$  holds;
- 2. if  $C_{as}(pc) = call f$ , then:
  - $\begin{array}{c} \bullet \ \ there \ exists \ S', \ \mathsf{pc'}, \ \mathsf{npc'}, \ such \ that \\ (C_{\mathsf{as}}, S, \mathsf{pc}, \mathsf{npc}) :: \stackrel{\tau}{\Longrightarrow}^2 (C_{\mathsf{as}}, S', \mathsf{pc'}, \mathsf{npc'}); \end{array}$
  - for any S',  $\operatorname{pc}'$ ,  $\operatorname{npc}'$ ,

    if  $(C_{\operatorname{as}}, S, \operatorname{pc}, \operatorname{npc}) :: \stackrel{\tau}{\Longrightarrow}^2 (C_{\operatorname{as}}, S', \operatorname{pc}', \operatorname{npc}')$ ,

    then one of the following holds:
    - $(a) \ \exists \, j < i. \ \mathsf{q} \models (C_{\mathrm{as}}, S', \mathsf{pc}', \mathsf{npc}') \, \preccurlyeq^{k+1}_j (A, \mathbb{S});$
    - (b) there exists  $\mathbb{S}'$ ,  $j \in Index$ , such that  $(A, \mathbb{S}) \dashrightarrow (\bot, \mathbb{S}')$  and  $\mathfrak{q} \models (C_{as}, S', \mathsf{pc'}, \mathsf{npc'}) \preccurlyeq_j^{k+1} (\bot, \mathbb{S}')$  holds;
- 3. if  $C_{as}(pc) = ret1$ , then:
  - there exists S',  $\operatorname{pc}'$ ,  $\operatorname{npc}'$ , such that  $(C_{\operatorname{as}}, S, \operatorname{pc}, \operatorname{npc}) :: \stackrel{\tau}{\Longrightarrow}^2 (C_{\operatorname{as}}, S', \operatorname{pc}', \operatorname{npc}');$
  - for any S',  $\operatorname{pc}'$ ,  $\operatorname{npc}'$ ,  $if(C_{\operatorname{as}}, S, \operatorname{pc}, \operatorname{npc}) :: \stackrel{\tau}{\Longrightarrow}^2 (C_{\operatorname{as}}, S', \operatorname{pc}', \operatorname{npc}')$ , then there exists  $j \in \operatorname{Index}$ , S' and A', such that the following holds:
    - (a) either j < i,  $\mathbb{S}' = \mathbb{S}$  and A' = A; or  $(A, \mathbb{S}) \dashrightarrow (A', \mathbb{S}')$ ;
    - (b) if k = 0, then there exists w', such that: (where  $f = S'.Q.R(r_{15})$ )  $(S', \mathbb{S}', A', w') \models q, A' = \bot,$  pc' = f + 8, and npc' = f + 12;else  $q \models (C_{as}, S', pc', npc') \preccurlyeq_{i}^{k-1} (A', \mathbb{S}').$

Then we give the semantics of well-formed primitive in Def. 7.

**Definition 7** (Well-defined Primitive Set Semantics).

It says that for any high-level abstract assembly primitive in primitive set  $\Omega$ , we can establish a simulation relation defined in Def. 5 between its low-level

implementation in code heap  $C_{\rm as}$  and itself. Theorem 1, whose correctness can be derived from Lemmas 4 and 7, shows the soundness of our logic, which means that the extended program logic can imply the contextual refinement between implementation  $C_{\rm as}$  and abstract assembly primitives  $\Omega$ .

**Soundness Proof.** We show the soundness proof of our logic. We first give Lemma 3 to show that the simulation relation for instruction sequence can compose to the simulation relation for function.

Lemma 3. If  $\Psi \models \{(p,q)\}\ pc: C_{as}[pc]\ and \models C_{as}: \Psi$ , then  $(C_{as}, f) \preccurlyeq^{(p,q)} A$ .

*Proof.* By the definition of  $(C_{as}, f) \preceq^{(p, q)} A$  (in Def. 5), we need to prove that, for all S, S, w and A:

$$(S, \mathbb{S}, w, A) \models \mathbb{p} \implies$$

$$\exists i \in Index. \ \mathfrak{q} \models (C_{as}, S, \mathfrak{f}, \mathfrak{f} + 4) \preccurlyeq_i^0 (A, \mathbb{S})$$

The index i can be instantiated as  $(w, 0, |C_{as}[pc]|)$ , where  $|\mathbb{I}|$  means getting the length of instruction sequence  $\mathbb{I}$ . And  $(w, k, |\mathbb{I}|) < (w', k', |\mathbb{I}'|)$  is defined as (k, k') are depths of function call):

$$w < w' \lor (w = w' \land (k < k' \lor (k = k' \land |\mathbb{I}| < |\mathbb{I}'|)))$$

The simulation relation  $q \models (C_{as}, S, f, f + 4) \leq^0_i (A, \mathbb{S})$  is defined co-inductively in Def. 6. So, we prove it by co-induction and discuss each case of the simulation respectively.

Lemma 4 (Logic Ensures Simulation).

- $\Psi \vdash \{(p,q)\} f : \mathbb{I} \implies \Psi \models \{(p,q)\} f : \mathbb{I}$
- $\bullet \vdash C_{as} : \Psi \Longrightarrow \models C_{as} : \Psi$
- $\Psi \vdash C_{as} : \Omega \Longrightarrow \Psi \models C_{as} : \Omega$

*Proof.* We prove each conclusion respectively.

- The well-formed instruction sequence shown as Ψ ⊢ {(p,q)}f: I is defined inductively in Fig. 19. We proof it by induction over the derivation of Ψ ⊢ {(p,q)}f: I.
- By the definition of ⊢ C<sub>as</sub> : Ψ (defined in Fig. 19),
   we get that for all f ∈ dom(Ψ), ι:

$$\Psi(f) = (fp, fq) \tag{14}$$

$$\Psi \vdash \{(\mathfrak{fp}\,\iota, \mathfrak{fq}\,\iota)\}\,\,\mathbf{f}:\,C_{\mathrm{as}}[\mathbf{f}]\tag{15}$$

Then we unfold the proof goal  $\models C_{as} : \Psi$  by its definition (in Def. 4). And we need to prove that for all  $f \in \text{dom}(\Psi)$ ,  $\iota$ :

$$\Psi(\mathbf{f}) = (\mathbf{fp}, \mathbf{fq}) \tag{g1}$$

$$\Psi \models \{(\mathfrak{fp}\,\iota, \mathfrak{fq}\,\iota)\}\,\,\mathbf{f}: C_{\mathrm{as}}[\mathbf{f}] \tag{g2}$$

Because we have already proved that:  $\Psi \vdash \{(p,q)\} f : \mathbb{I} \implies \Psi \models \{(p,q)\} f : \mathbb{I}$ , we finish the proof by applying this lemma.

 By the definition of Ψ ⊢ C<sub>as</sub> : Ω (defined in Fig. 19), the following hold:

$$\vdash C_{as} : \Psi$$
 (16)

$$\begin{aligned} \text{for all } \mathbf{f} &\in \text{dom}(\Psi), \exists \Upsilon, \text{fp}, \text{fq}. \\ &\left\{ \begin{array}{l} \Psi(\mathbf{f}) = (\mathfrak{fp}, \mathfrak{fq}), \ \Omega(\mathbf{f}) = \Upsilon \\ \text{wdSpec}(\mathfrak{fp}, \mathfrak{fp}, \Upsilon) \end{array} \right. \end{aligned}$$

Since we have proved that  $\vdash C_{as} : \Psi \implies \models C_{as} : \Psi$ , we get that the following holds from (16):

$$\models C_{\rm as} : \Psi$$
 (18)

Then, by unfolding  $\Psi \models C_{as} : \Omega$ , we need to prove that for all  $f \in \text{dom}(\Omega)$ ,  $\iota$ , there exists  $\Upsilon$ ,  $\overline{v}$ , fp, fq, such that:

$$- \ \mathsf{wdSpec}(\mathtt{fp},\mathtt{fq},\Upsilon),\, \Omega(\mathtt{f}) = \Upsilon,\, \Psi(\mathtt{f}) = (\mathtt{fp},\mathtt{fq});$$

$$- \operatorname{fp} \iota \Rightarrow (\Upsilon(\overline{v})) * \operatorname{true};$$

$$-(C_{as}, f) \preccurlyeq^{(fp \ \iota, fq \ \iota)} \Upsilon(\overline{v});$$

The proof of the first subgoal can be done by assumption (17) directly; the second one can be done according to the definition of  $\mathsf{wdSpec}(\mathsf{fp},\mathsf{fq},\Upsilon)$  (defined in Def. 2), which requires that the abstract assembly primitive should be specified in the precondition; as for the third one, we first prove that the following holds by (18):

$$\Psi \models \{(fp \ \iota, fq \ \iota)\} \ f : C_{as}[f]$$
 (19)

Then, we finish the proof by applying Lemma 3 on (19) (18).

Then, we give Lemma 7, which says that our simulation for function implies primitive correctness. We introduce a whole program simulation defined in Def. 8 and divide the correctness proof of Lemma 7 into two steps. *First*, we prove that the simulation for function implies the whole program simulation in Lemma 5; *Second*, we prove that the whole program simulation implies the refinement relation between low- and highlevel programs in Lemma 6.

**Definition 8** (Whole program simulation). Whenever  $P \leq^i \mathbb{P}$  holds, the following are true:

1. if  $P := \xrightarrow{\tau} P'$ , then one of the following holds:

- $\exists j < i. P' \leq^j P$ ; or
- $\exists j, \mathbb{P}'. \mathbb{P} : \stackrel{\tau}{\Longrightarrow}^+ \mathbb{P}', \text{ and } \mathbb{P}' \leqslant^j \mathbb{P}';$
- 2. if  $P := \stackrel{e}{\Longrightarrow} P'$ , then  $\exists i, \mathbb{P}' \cdot \mathbb{P} := \stackrel{e}{\Longrightarrow} + \mathbb{P}'$ , and  $P \leq^j \mathbb{P}$ :
- 3. if  $P := \xrightarrow{\tau} \mathbf{abort}$ , then  $\mathbb{P} := \xrightarrow{\tau}^+ \mathbf{abort}$ .

Lemma 5. If  $\Psi \models C_{as} : \Omega$ ,  $S \sim \mathbb{S}$ ,  $\operatorname{ProgSafe}((C,\Omega),\mathbb{S})$  and  $\mathbb{S}.\mathcal{K} = (\_, \operatorname{pc}, \operatorname{npc})$ , then there exists  $i \in \operatorname{Index}$ , such that  $(C \uplus C_{as}, S, \operatorname{pc}, \operatorname{npc}) \leq^i ((C,\Omega),\mathbb{S})$ .

*Proof.* Since the whole program simulation is defined co-inductively, we prove this lemma by co-induction. We discuss whether the low-level program is executing the command c in client code C or the implementations of abstract assembly primitives  $C_{\rm as}$ .

• If  $c \in \text{dom}(C)$ , we use the following figure to illustrate such case:



Since the client code of low- and high-level programs are the same, the high-level will execute the same command c. We can prove that the state relation, shown as  $S \sim \mathbb{S}$  and defined in Sec. 4.3, can be preserved after the execution, shown as  $S' \sim \mathbb{S}'$ . So, we establish the simulation relation between low- and high-level programs.

• If  $c \in \text{dom}(C_{as})$ , we use the following figure to illustrate such case:



The assumption  $\Psi \models C_{\rm as}: \Omega$  defined in Def. 7 says that each SPARCv8 function has a simulation relation with its corresponding abstract assembly primitive. Such simulation relation (shown as  $\preccurlyeq$  in the above figure) ensures that for each step of low-level execution, the high-level program will execute zero or one step. So we establish the simulation relation between low- and high-level programs.

The assumption  $\mathsf{ProgSafe}((C,\Omega),\mathbb{S})$  makes sure that the client code doesn't include instruction save, restore and wr, because we do not give semantics to them in high-level as explained in Sec. 4.1.

Lemma 6. 
$$P \leq^i \mathbb{P} \implies P \subseteq \mathbb{P}$$

Lemma 7 (Simulation Implies Primitive Correctness).

$$\Psi \models C_{\mathsf{as}} : \Omega \Longrightarrow C_{\mathsf{as}} \sqsubseteq \Omega$$

*Proof.* By the definition of  $C_{as} \sqsubseteq \Omega$  (in Def. 1), we need to prove that for any S,  $\mathbb{S}$ , C,  $\mathsf{pc}$  and  $\mathsf{npc}$ :

$$\begin{split} (S \sim \mathbb{S} \land \mathsf{ProgSafe}((C, \Omega), \mathbb{S}) \land \mathbb{S}.\mathcal{K} = (\_, \mathsf{pc}, \mathsf{npc})) \\ \Longrightarrow (C \uplus C_{\mathsf{as}}, S, \mathsf{pc}, \mathsf{npc}) \subseteq ((C, \Omega), \mathbb{S}) \end{split}$$

Here, the C is the client code, and S and S represent the initial states of low- and high-level program respectively. By Lemma 5, we know there exisits  $i \in Index$ , such that:

$$(C \uplus C_{as}, S, pc, npc) \leqslant^i ((C, \Omega), S)$$
 (20)

By applying Lemma 6 on (20), the proof is done.  $\square$ 

Theorem 1 (Logic Soundness).

$$\Psi \vdash C_{\mathsf{as}} : \Omega \Longrightarrow C_{\mathsf{as}} \sqsubseteq \Omega$$

*Proof.* The soundness proof can be done by applying Lemma 4 and 7.  $\hfill\Box$ 

## 5 Verifying Context Switch Routine

We apply our program logic to verify that a context switch routine implemented in SPARCv8, which saves the current task's context and restores the new task's context, contextually refines the switch primitive defined in Sec. 4.1. Fig. 20 shows the structure of the code.

$$\begin{array}{c} \text{SwitchEntry} & \xrightarrow[\mathrm{retl}]{\operatorname{call}} & \text{reg\_save} \\ \\ \text{Save\_UsedWindows} \\ \\ \\ \text{Switch\_NewContext} & \xrightarrow[\mathrm{retl}]{\operatorname{call}} & \text{reg\_restore} \\ \end{array}$$

Fig.20. The Structure of Context Switch Routine

• SwitchEntry is the entry of the context switch routine. It saves the local and in registers of current window into stack (in memory), and calls reg\_save to save other registers into TCB.

- Save\_UsedWindows saves the register windows (except the current one) into the current task's stack in memory.
- Switch\_NewContext restores the general registers from the new task's TCB (by calling reg\_restore) and its stack in memory respectively. Then it sets the new task as the current one.

The main complexity of the verification lies in the code that manages the register window. To save all the used register windows, Save\_UsedWindows repetitively restores the next window into general registers (as the current window) and then saves them into memory, until all the windows are saved.

**Specification.** Below we give the pre- and post-conditions ( $a_{pre}$  and  $a_{post}$ ) of the verified module. Each of them takes 6 arguments, the id of the current task  $t_c$ , the id of the new task  $t_n$ , the values env of general registers and other register windows saving contexts, the new task's context nst to be restored, and the thread local state  $\mathcal{K}_c$  of current task and  $\mathcal{K}_n$  of the new task.

```
\begin{split} a_{pre}(\mathbf{t}_c, \mathbf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) &::= \\ & \mathsf{Env}(env) * (\mathsf{TaskNew} \mapsto (\mathbf{t}_n, 0)) * \blacklozenge (10) * \\ & \mathsf{CurT}(\mathbf{t}_c, \_, env, \mathcal{K}_c) * \mathsf{RdyT}(\mathbf{t}_n, nst, \mathcal{K}_n) * (\mathsf{switch}(\mathrm{nil})) \\ a_{post}(\mathbf{t}_c, \mathbf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) &::= \\ & \exists \ env', \mathcal{K}'. \, \mathsf{Env}(env') * (\mathsf{TaskNew} \mapsto (\mathbf{t}_n, 0)) * \\ & (\mathsf{CurT}(\mathbf{t}_n, nst, env', \mathcal{K}') \land \mathsf{p\_env}(env') = nst) * \\ & \mathsf{RdyT}(\mathbf{t}_c, \mathsf{p\_env}(env), \mathcal{K}_c) * (\!(\bot\!)\!) \end{split}
```

In the specification, we use  $\mathsf{Env}(env)$  to specify the values of general registers and the register windows. We describe the state of the current task using  $\mathsf{CurT}(\mathsf{t}_c,\_,env,\mathcal{K}_c)$ . It describes the memory of current task's TCB and stack for saving contexts in low-level, the thread local state  $\mathcal{K}_c$  in high-level, and the state relation between the current thread  $\mathsf{t}_c$  in low-and high-level. Similarly,  $\mathsf{RdyT}(\mathsf{t}_n,nst,\mathcal{K}_n)$  describes states of new task  $\mathsf{t}_n$  in low- and high-level programs

and their relation. The memory location TaskNew records the identifier of the new task  $t_n$ . And we use TaskNew  $\Rightarrow$   $(t_n, 0)$  to denote that TaskNew saves  $(t_n, 0)$  in both low- and high-level memory.

$$l \Rightarrow v ::= (l \mapsto v) * (l \mapsto v)$$

The precondition takes ten tokens ( $\blacklozenge$ (10)). As we have explained, verifying instruction call and jmp will consume a token. So, verifying function call reg\_save and reg\_restore will both consume a token. And Save\_Usedwindows, which saves the context of each previous window into memory repetitively until the invalid one, will execute at most eight times, because the upper bound of the number of windows is eight. So, ten tokens is sufficient (two for reg\_save and reg\_restore, and eight for Save\_Usedwindows).

If we compare  $a_{pre}$  and  $a_{post}$ , we can see that  $t_n$  becomes the current task (CurT( $t_n$ , nst, env',  $\mathcal{K}'$ )), and its general registers and stack, specified by  $\mathsf{Env}(env')$ , are loaded from the saved context nst (i.e.  $\mathsf{p\_env}(env') = nst$ ). Here  $\mathsf{p\_env}(env')$  refers to the part of the environment that we want to save or restore as context. Correspondingly,  $\mathsf{t}_c$  becomes a non-current-thread, and part of its environment env at the entry of the context switch is saved, as specified by  $\mathsf{RdyT}(\mathsf{t}_c, \mathsf{p\_env}(env), \mathcal{K}_c)$ . The execution of switch should be done in the final state. We use  $\mathcal{K}'$  to represent the thread local state of  $\mathsf{t}_n$  instead of  $\mathcal{K}_n$  in the final state, because the execution of switch will modify the program counters in  $\mathcal{K}_n$ .

**Proof outline** We show how to use our relational program logic defined in Fig. 19 to verify the correctness of the context switch routine. We first instantiate the set of abstract assembly primitives (21) and the code heap specification (22) below:

$$\Omega ::= \{ SwitchEntry \leadsto switch \}$$
 (21)

$$\begin{split} \Psi ::= & \{ \text{SwitchEntry} \leadsto (a_{pre}, a_{post}), \\ & \text{reg\_save} \leadsto (\mathfrak{fp}_{rs}, \mathfrak{fq}_{rs}), \\ & \text{reg\_restore} \leadsto (\mathfrak{fp}_{rr}, \mathfrak{fq}_{rr}) \\ & \text{Save\_Usedwindows} \leadsto (\mathfrak{fp}_{su}, \mathfrak{fq}_{su}), \\ & \text{Switch\_NewContext} \leadsto (\mathfrak{fp}_{sn}, \mathfrak{fq}_{sn}) \} \end{split}$$

The set of abstract assembly primitive  $\Omega$  contains only one abstract assembly primitive switch. And the code heap specification  $\Psi$  contains the specifications of each code block. We use  $(\mathfrak{fp}_{rs},\mathfrak{fq}_{rs})$ ,  $(\mathfrak{fp}_{rr},\mathfrak{fq}_{rr})$ ,  $(\mathfrak{fp}_{su},\mathfrak{fq}_{su})$  and  $(\mathfrak{fp}_{sn},\mathfrak{fq}_{sn})$  to represent the specifications of reg\_save, reg\_restore, Save\_Usedwindows and Switch\_NewContext respectively. Since the post-condition in our logic specifies the state when the *current function returns*, the specification of SwitchEntry is  $(a_{pre}, a_{post})$ .

First, we prove that the specification of context switch routine is well-defined in Lemma 8.

# **Lemma 8.** $\mathsf{wdSpec}(a_{pre}, a_{post}, \mathsf{switch})$

*Proof.* By the definition of wdSpec (defined in Def. 2), we need to prove the following:

- for any  $\overline{v}$ ,  $\mathbb{S}$ ,  $\mathbb{S}'$ ,  $\mathbb{S}_r$ . if  $\mathsf{switch}(\overline{v})(\mathbb{S})(\mathbb{S}')$ , and  $\mathbb{S} \perp \mathbb{S}_r$ , then the following holds:
  - $\mathbb{S}'.\mathcal{K}.pc = f + 8$ ,  $\mathbb{S}'.\mathcal{K}.npc = f + 12$  (where  $\mathbb{S}'.\mathcal{K}.\mathbb{Q}.\mathbb{R}(r_{15}) = f$ );
  - there exists  $\mathbb{S}'', \mathbb{S}'_r$ , switch $(\overline{v})(\mathbb{S} \oplus \mathbb{S}_r)(\mathbb{S}'')$ ,  $\mathbb{S}'' = \mathbb{S}' \oplus \mathbb{S}'_r$ , and  $\mathbb{S}_r.T = \mathbb{S}'_r.T$ ,  $\mathbb{S}_r.M = \mathbb{S}'_r.M$ ;

Prove by the definition of switch, which ensures that, in the final state, the program counters will point to the correct pointers and the threads and memory in  $\mathbb{S}_r$  remain unchanged, because the execution of switch only accesses the current and new tasks in thread pool and the location TaskNew in memory.

- for any  $t_c$ ,  $t_n$ , env, nst,  $\mathcal{K}_c$ ,  $\mathcal{K}_n$ ,
  - $a_{pre}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) \Rightarrow \text{(switch)} * true;$
  - $a_{post}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) \Rightarrow (\bot) * true;$

Prove by the definition of  $a_{pre}$  and  $a_{post}$ .

- for any  $\overline{v}, S, \mathbb{S}$ , if  $(S, \mathbb{S}, \underline{\ }, \underline{\ }) \in \mathsf{INV}(\mathsf{switch}(\overline{v}), \overline{v}),$ then there exists  $\mathsf{t}_c, \mathsf{t}_n, \mathit{env}, \mathit{nst}, \mathcal{K}_c, \mathcal{K}_n, \mathsf{p}_r$  and w, such that:
  - $(S, \mathbb{S}, \mathsf{switch}(\overline{v}), w) \models a_{pre}(\mathsf{t}_c, \mathsf{t}_n, \mathit{env}, \mathit{nst}, \mathcal{K}_c, \mathcal{K}_n) * \mathsf{p}_r;$
  - $(a_{post}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) * \mathsf{p}_r) \Rightarrow \mathsf{INV}(\bot, \_);$
  - Sta(switch( $\overline{v}$ ),  $p_r$ ).

Prove by the definitions of  $a_{pre}$  and  $a_{post}$ . They specify the states of task  $t_c$  and  $t_n$  and memory location TaskNew in low- and high-level. And we define the frame  $p_r$  to depict the state of the remaining tasks and memory (excluding tasks  $t_c$ ,  $t_n$ , and memory location TaskNew) in low- and high-level. Then, we can prove that the state relation between low- and high-level holds at the entry and exit of the context switch routine. Since the execution of switch only accesses the current and new tasks in thread pool, and the memory location TaskNew, the threads and memory specified in assertion  $p_r$  remain unchanged in the final state and  $p_r$  keeps stable (Sta(switch,  $p_r$ )).

We use  $C_{\mathtt{switch}}$  to represent the code heap storing the code of context switch routine, which includes the code blocks SwitchEntry, reg\_save, reg\_restore, Save\_Usedwindows and Switch\_NewContext. We prove that the  $C_{\mathtt{switch}}$  is well-defined in Lemma 9.

### Lemma 9. $\vdash C_{\texttt{switch}} : \Psi$

Proof. The code heap specification  $\Psi$  have been defined in (22). We unfold  $\vdash C_{\mathtt{switch}} : \Psi$  according to its definition (in Fig. 19). And we need to prove that for any  $\iota_1$ ,  $\iota_2$ ,  $\iota_3$ ,  $\iota_4$  and  $\iota_5$ , the following hold (we use  $\mathbf{f}_{se}$ ,  $\mathbf{f}_{rs}$ ,  $\mathbf{f}_{rr}$ ,  $\mathbf{f}_{su}$  and  $\mathbf{f}_{sn}$  to represent the starting labels of SwitchEntry, reg\_save, reg\_restore, Save\_Usedwindows and Switch\_NewContext below):

$$\Psi \vdash \{(a_{nre} \ \iota_1, a_{nost} \ \iota_1)\} \ \mathbf{f}_{se} : C_{\text{switch}}[\mathbf{f}_{se}]$$
 (g-wfse)

$$\Psi \vdash \{(\mathfrak{fp}_{rs} \ \iota_2, \mathfrak{fq}_{rs} \ \iota_2)\} \ \mathbf{f}_{rs} : C_{\mathsf{switch}}[\mathbf{f}_{rs}] \qquad (\text{g-wfrs})$$

$$\Psi \vdash \{(\mathfrak{fp}_{rr} \ \iota_3, \mathfrak{fq}_{rr} \ \iota_3)\} \ \mathbf{f}_{rr} : C_{\mathsf{switch}}[\mathbf{f}_{rr}] \qquad (\text{g-wfrr})$$

$$\Psi \vdash \{(\mathfrak{fp}_{su} \ \iota_4, \mathfrak{fq}_{su} \ \iota_4)\} \ \mathbf{f}_{su} : C_{\mathsf{switch}}[\mathbf{f}_{su}] \qquad (\text{g-wfsu})$$

$$\Psi \vdash \{(\mathfrak{fp}_{sn} \ \iota_5, \mathfrak{fq}_{sn} \ \iota_5)\} \ \mathbf{f}_{sn} : C_{\mathsf{switch}}[\mathbf{f}_{sn}] \qquad (\text{g-wfsn})$$



Fig.21. Point doing refinement reasoning

The correctness proof from (g-wfse) to (g-wfsn) can be done by applying the inference rules for code block shown in Fig. 19. We can choose any place to apply **ABSCSQ** rule to execute primitive switch. Here, we apply **ABSCSQ** rule in verifying the code block Switch\_NewContext (g-wfsn), when context switch routine returns, as shown in Fig. 21. In Fig. 21, we use the solid circle to represent the point applying **ABSCSQ** rule, and after the execution of switch, the state relation between low- and high-level can be reestablished and we use solid line to represent that such relation holds in Fig. 21.

Theorem 2 (Context Switch Routine Correctness).  $\Psi \vdash C_{\mathtt{switch}} : \Omega.$ 

*Proof.* By the definition of  $\Psi \vdash C_{\texttt{switch}} : \Omega$ , where  $\Omega$  and  $\Psi$  are defined in (21) and (22) respectively, we prove the following:

- $\vdash C_{as} : \Psi$ . Prove by applying Lemma 9.
- wdSpec( $a_{pre}$ ,  $a_{post}$ , switch). Prove by applying Lemma 8.

This part of work has not been mechanized in Coq. In our conference paper, we show that we apply our logic that do not support refinement verification to verify the main body of the context switch routine in a realistic embedded OS kernel for aerospace crafts, which consists of around 250 lines of SPARCv8 code, by 6690 lines of Coq proof scripts. Here, the context switch routine verified by applying our relational program logic is a simplified version of context switch routine, which omits some details like judging whether the current thread is a valid thread. Verifying that each code block is well-defined by applying the inference rules in our new logic is no different from the previous proof work. The additional proof effort includes: (1) proving that the specification of context switch routine is well-defined (presented in Lemma 8); (2) applying **ABSCSQ** rule to execute primitive switch and proving that the state relation between low- and high-level programs can be reestablished in verifying code block Switch\_NewContext, when context switch routine returns (as noted in the proof of Lemma 9).

We present more details of proof in TR [8].

## 6 Related Work and Conclusion

There has been much work on assembly or machine code verification. Most of them do not support function calls or simply treat function calls in the continuationpassing style where return addresses are viewed as first class code pointers [13, 14, 15, 16, 17, 18, 19]. SCAP [7] supports assembly code verification with various stackbased control abstractions, including function call and return. We follow the same idea here. However, SCAP gives a syntactic-based soundness proof by establishing the preservation of the syntactic judgment, which makes it difficult to interact with other modules verified in different logic. Since our goal is to verify inline assembly and link the verified code with the verified C programs, we give a direct-style semantic model of the logic judgments. And it allows us to extend our program logic to support verifying contextual refinement without much challenges. Also SCAP is based on a simplified subset of assembly instructions, while our work is focused on a realistically modeled subset of SPARCv8 instructions.

In terms of the support of realistic instruction sets, previous work on proof-carrying code (PCC) and typed assembly language (TAL) mostly supports subsets of x86. Myreen's work [20] presents a framework for ARM verification based on a realistic model (but it doesn't support function call and return).

As part of the Foundational Proof-Carrying Code (FPCC) project [14], Tan and Appel present a program logic  $\mathcal{L}_c$  for reasoning about control flow in assembly code [19]. Although  $\mathcal{L}_c$  is implemented on top of the SPARC machine language, the underlying logic is a type system instead of a full-blown program logic for functional correctness. It reasons about functions in the continuation-passing style. Also handling SPARC features such as delayed writes or delayed control transfers is not the focus of  $\mathcal{L}_c$ . There has been work on mechanized semantics of the SPARCv8 ISA. Hou etal. [21] model the SPARCv8 ISA in Isabelle/HOL, and test their formal model against LENON3 simulation board, which is a synthesisable VHDL model of a 32-bit processor compliant with the SPARCv8 architecture, through more than 100,000 instruction instances. Wang et al. [10] formalize its semantics in Coq. Our operational semantics of SPARCv8 follows Wang et al. [10]. Since neither Wang et al. nor we validate the formalization against actual hardware, this remains as future work.

Ni et al. [22] verify a context switch module of 19 lines in x86 code to showcase the support of embedded code pointers (ECP) in XCAP [18]. We use our program logic to verify the contextual refinement between a context switch routine in SPARCv8 and switch primitive. The context switch routine implemented in SPARCv8 that we verified is more complicated then im-

plemented in x86, because of the requirement to save the contexts stored in register window in memory.

Yang and Hawblitzel [23] verify Verve, an x86 implementation of an experimental operating system. Verve has two levels, the high-level TAL code and the low-level "Nucleus" that provides primitive access to hardware and memory. The Nucleus code is verified automatically using the Z3 SMT solver, while the goal of our work is to generate machine checkable proofs. Another key difference is the use of different ISAs. Here we give details to verify specific features of SPARCv8 programs.

There have been many techniques and tools proposed for automated program verification (e.g. [24, 25]). It is possible to adapt them to verify SPARCv8 code. We propose a new program logic and do the verification in Coq mainly because the work is part of a big project for a fully certified OS kernel for aerospace crafts whose inline assembly is written in SPARCv8. We already have a program logic implemented in Coq for C programs, which allows us to verify C code with Coq proofs. Therefore we want to have a program logic for SPARCv8 so that it can be linked with the correctness proof of C and can generate machine-checkable Coq proofs too. That said, many of the automated verification techniques can be applied to reduce the manual efforts to write Coq proofs, which we would like to study in the future work.

Conclusion and future work. We present a relational program logic for SPARCv8. Our logic is based on a realistic semantics model and supports the main features of SPARCv8, including delayed control transfer, delayed writes, and register windows. It also supports modular reasoning of function calls in a direct-style and refinement verification. We apply our logic to verify that there is a contextual refinement between the

context switch routine implemented in SPARCv8 and the switch primitive for task switching.

Our current work can only handle sequential SPARCv8 program verification and do not consider interrupts in the machine model. We would like to extend it for concurrency verification and finish the step ① shown in Fig. 2 in the future. The step ① says that the compilation ensures that the behaviors of the Pseudo-SPARCv8 code calling abstraction assembly primitives in intermediate level refine the behaviors of the client C code calling abstract assembly primitives in the source level. We also consider automating the reasoning for certain parts with Coq tactics [26] or automatic provers like Z3 [27] to reduce the required human effort in the verification work in the future.

### References

- [1] Linux v2.6.17.10. https://elixir.bootlin.com/linux/v2.6.17.10/source/arch.
- [2] Fengwei Xu, Ming Fu, Xinyu Feng, Xiaoran Zhang, Hui Zhang, and Zhaohui Li. A practical verification framework for preemptive os kernels. In CAV, pages 59–79, July 2016.
- [3] Gerwin Klein, Kevin Elphinstone, Gernot Heiser, June Andronick, David Cock, Philip Derrin, Dhammika Elkaduwe, Kai Engelhardt, Rafal Kolanski, Michael Norrish, Thomas Sewell, Harvey Tuch, and Simon Winwood. seL4: Formal verification of an OS Kernel. In SOSP, pages 207–220, Oct 2009.
- [4] Ronghui Gu, Jérémie Koenig, Tahina Ramananandro, Zhong Shao, Xiongnan (Newman) Wu, Shu-Chun Weng, Haozhong Zhang, and Yu Guo. Deep specifications and certified abstraction layers. In POPL, pages 595–608, Jan 2015.
- [5] SPARC. https://gaisler.com/doc/sparcv8.pdf.
- [6] Junpeng Zha, Xinyu Feng, and Lei Qiao. Modular Verification of SPARCv8 Code. In APLAS, pages 245–263, December 2018.
- [7] Xinyu Feng, Zhong Shao, Alexander Vaynberg, Sen Xiang, and Zhaozhong Ni. Modular Verification of Assembly Code with Stack-Based Control Abstractions. In *PLDI*, June 2006.
- [8] Technical report and Coq implementations. https://github.com/jpzha/VeriSparc.

- [9] Xavier Leroy and Sandrine Blazy. Formal verification of a C-like memory model and its uses for verifying program transformations. *Journal of Automated Reasoning*, 41(1):1– 31, July 2008.
- [10] Jiawei Wang, Ming Fu, Lei Qiao, and Xinyu Feng. Formalizing SPARCv8 Instruction Set Architecture in Coq. In SETTA, Oct 2017.
- [11] J.C. Reynolds. Separation logic: A logic for shared mutable data structures. July 2002.
- [12] Hongjin Liang, Xinyu Feng, and Zhong Shao. Compositional verification of termination-preserving refinement of concurrent programs. In *LICS*, July 2014.
- [13] George C. Necula and Peter Lee. Safe kernel extensions without run-time checking. In Proc.2nd USENIX Symp. on Operating System Design and Impl, pages 229–243, 1996.
- [14] Andrew W. Appel. Foundational proof-carrying code. In Proc. 16th Annual IEEE Symposium on Logic in Computer Science, pages 85–97, Jan 1998.
- [15] Greg Morrisett, Karl Crary, Neal Glew, Dan Grossman, Richard Samuels, Frederick Smith, David Walker, Stephanie Weirich, and Steve Zdancewic. Talx86: A realistic typed assembly language. In 1999 ACM SIGPLAN Workshop on Compiler Support for System Software, pages 25–35, May 1996.
- [16] Greg Morrisett, David Walker, Karl Crary, and Neal Glew. From System F to typed assembly language. In POPL, pages 85–97, Jan 1998.
- [17] Dachuan Yu, A. Hamid Nadeem, and Zhong Shao. Building certified libraries for PCC: Dynamic storage allocation. Science of Computer Programming, 50(1-3):101–127, Mar 2004.
- [18] Zhaozhong Ni and Zhong Shao. Certified assembly programming with embedded code pointers. In *POPL*, pages 320– 333, 2006.
- [19] Gang Tan and Andrew W. Appel. A compositional logic for control flow. In VMCAI, Jan 2006.
- [20] Magnus O. Myreen and Michael J.C. Gordon. Hoare logic for realistically modelled machine code. In Proc. 13th International Conference on Tools and Algorithms for Construction and Analysis of Systems, 2007.
- [21] Hou Zhe, David Sanan, Alwen Tiu, Yang Liu, and Koh Chuen Hoa. An Executable Formalisation of the SPARCv8 Instruction Set Architecture: A Case Study for the LEON3 Processor. In FM, 2016.
- [22] Zhaozhong Ni, Dachuan Yu, and Zhong Shao. Using XCAP to Certify Realistic Systems code: Machine context management. In TPHOLs, Sept 2007.

- [23] Jean Yang and Chris Hawblitzel. Safe to the last instruction: Automated verification of a type-safe operating system. In PLDI, pages 99–110, 2010.
- [24] Josh Berdine, Cristiano Calcagno, and Peter W. O'Hearn. Symbolic execution with separation logic. In APLAS, 2005.
- [25] Josh Berdine, Cristiano Calcagno, and Peter W. O'Hearn.
- Smallfoot: Modular automatic assertion checking with separation logic. In FMCO, 2005.
- [26] Jingyuan Cao, Ming Fu, and Xinyu Feng. Practical tactics for verifying c programs in coq. In CPP, pages 97–108, January 2015.
- [27] Z3. https://github.com/Z3Prover/z3.

## A More about High-level Instructions Execution

We give some supplements about the execution of high-level instructions. As we have explained in Sec. 4.1, the register windows and delayed buffer in pyhsical SPARCv8 program state are omitted in high-level Pseudo-SPARCv8 program state. So, we do not define state transition rules for instructions save, restore, rd, and wr. The instruction transition rules for the rest of instructions, like ld and add, have no much difference with the rules in pyhical SPARCv8 program.

$$\begin{split} \underbrace{ \begin{bmatrix} \mathbf{a} \end{bmatrix}_{\mathbb{R}} = l \quad M(l) = v \quad \mathbb{R}' = \mathbb{R} \{ \mid \mathbf{r}_d \leadsto v \mid \} }_{\mathbf{exec}(\mathsf{1d} \ \mathbf{a} \ \mathbf{r}_d, ((\mathbb{R}, \mathbb{F}), M), ((\mathbb{R}', \mathbb{F}), M))} \\ \\ \underbrace{ \mathbb{R}(\mathbf{r}_s) = v_1 \quad \llbracket \mathbf{o} \rrbracket_{\mathbb{R}} = v_2 \quad \mathbf{r}_d = \mathrm{dom}(\mathbb{R}) \quad \mathbb{R}' = \mathbb{R} \{ \mid \mathbf{r}_d \leadsto v \mid \} }_{\mathbf{exec}((\mathsf{add} \ \mathbf{r}_s, \mathsf{o}, \mathbf{r}_d, ((\mathbb{R}, \mathbb{F}), M)), ((\mathbb{R}', \mathbb{F}), M))} \end{split}$$

Fig.A1. Transition rules for instructions 1d and add in high-level

We show the state transition rules for instructions 1d and add in high-level in Fig. A1. The register file updating operation is defined formally below:

$$\mathbb{R}\{\|\hat{\mathbf{rn}} \leadsto v\|\} ::= \mathbb{R}\{\hat{\mathbf{rn}} \leadsto v\} \quad \text{where } \hat{\mathbf{rn}} \notin \{\%\mathsf{sp}, \%\mathsf{fp}\}$$

According to the definition, we can find that updating the register %sp (alias of  $\mathbf{r}_{14}$ ), which is used to point to the top of the current stack frame, and %fp (alias of  $\mathbf{r}_{14}$ ), which is used to point to the top of the previous stack frame is not allowed. Only the execution of instructions Psave, which is used to allocate a new stack frame, and Prestore, which is used to free the current stack frame, can modify them. The evaluation of the opand and address expression in high-level is defined formally below:

The "Psave w" can be viewed as a macro of "save %sp, -w, %sp", and "Prestore" can be viewed as a marco of "restore %g<sub>0</sub>, %g<sub>0</sub>, %g<sub>0</sub>".

Fig. A2 gives a simple comparision with the realistic SPARCv8 code and our Pseudo SPARCv8 code in high-level. Fig. A2 (a) is the realistic SPARCv8 code. It uses instruction "save %sp, -128, %sp" to store the caller's context and allocate a new stack frame size 128 bytes for the current procedure, and use instruction "

Fig.A2. Realistic SPARCv8 Code and Pseudo-SPARCv8 Code

restore  $\%g_0, \%g_0, \%g_0$  " to restore the caller's context at the exitance of the current procedure. Fig. A2 (b) is the same function in Pseudo-SPARCv8 code, and we can find that the instructions that is responsible for saving and restoring the context of caller is replaced by "Psave 128" and "Prestore".

### B More about Low-level Language

The machine states and syntax low-level SPARCv8 language (defined in Fig. A3) are taken from the model of SPARCv8 defined in Fig. 3. So, we omit some definitions, like RegName and DelayCycle, which are same as ones defined in Fig. 3 here.

Fig.A3. Machine States and Syntax for Low-level SPARCv8 Language

The low-level program P is a tuple including the code heap C, low-level program state S, program counter pc and npc. The code heap C is defined in Fig. 14. The low-level program state S uses the block-based memory model M, which is the same as the high-level program. The low-level message does not need call( $f, \overline{v}$ ), because the low-level program does not call abstract assembly primitive, but call its corresponding implementation, which is a function.

Operational Semantics for Low-level Code. The operational semantics for low-level program is defined in Fig. A4. Most of the state transition rules are taken from Fig. 7. Here, we use " $exec_L(i, \_, \_)$ " to represent the step for simple instruction i.

$$(R,F) \rightrightarrows (R,F')$$

$$C \vdash ((M,(R',F),D'), \mathsf{pc}, \mathsf{npc}) \circ \xrightarrow{\beta} (M',(R'',F'),D'')$$

$$(C,(M,(R,F),D), \mathsf{pc}, \mathsf{npc}) :: \xrightarrow{\beta} (C,(M,(R'',F'),D''))$$

$$(a) \text{ Low-level Program Transition}$$

$$\frac{C(\mathsf{pc}) = \mathbf{i} \quad \mathsf{execl}(\mathbf{i},(M,Q,D)), (M',Q',D')}{C \vdash ((M,Q,D), \mathsf{pc}, \mathsf{npc}) \circ \xrightarrow{\tau} ((M',Q',D'), \mathsf{npc}, \mathsf{npc} + 4)}$$

$$\frac{C(\mathsf{pc}) = \mathsf{jmp} \quad \mathsf{a} \quad [\mathsf{a}]_R = \mathbf{f}}{C \vdash ((M,(R,F),D), \mathsf{pc}, \mathsf{npc}) \circ \xrightarrow{\tau} ((M,(R,F),D), \mathsf{npc}, \mathbf{f})}$$

$$\frac{C(\mathsf{pc}) = \mathsf{call} \quad \mathbf{f} \quad r_{15} \in \mathsf{dom}(R)}{C \vdash ((M,(R,F),D), \mathsf{pc}, \mathsf{npc}) \circ \xrightarrow{\tau} ((M,(R,F),D), \mathsf{npc}, \mathbf{f})}$$

$$\frac{C(\mathsf{pc}) = \mathsf{retl} \quad R(\mathsf{r}_{15}) = \mathbf{f}}{C \vdash ((M,(R,F),D), \mathsf{pc}, \mathsf{npc}) \circ \xrightarrow{\tau} ((M,(R,F),D), \mathsf{npc}, \mathbf{f} + 8)}$$

$$\frac{C(\mathsf{pc}) = \mathsf{print} \quad R(\%_0) = v}{C \vdash ((M,(R,F),D), \mathsf{pc}, \mathsf{npc}) \circ \xrightarrow{\tau} ((M,(R,F),D), \mathsf{npc}, \mathsf{npc} + 4)}$$

$$\frac{C(\mathsf{pc}) = \mathsf{Psave} \quad w \quad \mathsf{save}(R,F) = \mathsf{undefined} \quad (M,R,F) \sqcap (M',R',F')}{C \vdash ((M,(R,F),D), \mathsf{pc}, \mathsf{npc}) \circ \xrightarrow{\tau} ((M',(R',F'),D), \mathsf{pc}, \mathsf{npc})}$$

$$\frac{C(\mathsf{pc}) = \mathsf{Prestore} \quad \mathsf{restore}(R,F) = \mathsf{undefined} \quad (M,R,F) \parallel (M',R',F')}{C \vdash ((M,(R,F),D), \mathsf{pc}, \mathsf{npc}) \circ \xrightarrow{\tau} ((M',(R',F'),D), \mathsf{pc}, \mathsf{npc})}$$

$$\frac{\mathsf{c}(\mathsf{pc}) = \mathsf{Prestore} \quad \mathsf{restore}(R,F) = \mathsf{undefined} \quad (M,R,F) \parallel (M',R',F')}{C \vdash ((M,(R,F),D), \mathsf{pc}, \mathsf{npc}) \circ \xrightarrow{\tau} ((M',(R',F'),D), \mathsf{pc}, \mathsf{npc})}}$$

$$\frac{\mathsf{c}(\mathsf{pc}) = \mathsf{Prestore} \quad \mathsf{restore}(R,F) = \mathsf{undefined} \quad (M,R,F) \parallel (M',R',F')}{C \vdash ((M,(R,F),D), (M',(R',F'),D))} \circ \xrightarrow{\mathsf{execl}(\mathsf{psave} w, (M,(R,F),D)), (M',(R',F'),D))}}$$

$$\frac{\mathsf{pree}(b,M) = M' \quad \mathsf{restore}(R,F) = (R',F') \quad R'' = R'\{\%\mathsf{sp} \leadsto (b,0)\}}{\mathsf{execl}(\mathsf{prestore}, (M,(R,F),D)), (M',(R',F'),D))}$$

$$\frac{\mathsf{pree}(b,M) = M' \quad \mathsf{restore}(R,F) = (R',F') \quad \mathsf{execl}(\mathsf{prestore}, (M,(R,F),D)), (M',(R',F'),D))}{\mathsf{execl}((\mathsf{restore} r_s \circ r_d, (M,(R,F),D)), (M',(R'',F'),D))}$$

$$\mathsf{execl}((\mathsf{restore} r_s \circ r_d, (M,(R,F),D)), (M',(R'',F'),D'))$$

$$\mathsf{(c)} \; \mathsf{Low-level Instruction} \; \mathsf{Transition}$$

(d) Low-level Expression Semantics

Fig.A4. Selected operational semantics rules for low-level program

$$\begin{aligned} \mathbf{fresh}(b,M) &::= \forall \ w. \ (b,w) \notin \mathrm{dom}(M) \\ \mathbf{alloc}(M,b,w_l,w_h) &= M' \ ::= (M' = M \land w_l = w_h) \lor \\ & (M' = M\{(b,w_l) \leadsto \_, \dots, (b,w_h-1) \leadsto \_\} \land \mathbf{fresh}(b,M) \land w_l < w_h) \\ \mathbf{free}(b,M) &= M' \ ::= \forall \ b' \neq b, w'. \ M'(b',w') = M(b',w') \land \nexists \ w. \ (b,w) \in \mathrm{dom}(M) \end{aligned}$$

Fig.A5. Auxiliary Definitions for Memory Operation

$$\begin{split} F &= F_1 \cdot \mathrm{fm}_1 \cdot \mathrm{fm}_2 \cdot \mathrm{fm}_3 \cdot \mathrm{fm}_4 &\quad \mathrm{fm}_1[6] = (b,0) \\ R(\mathtt{wim}) &= 2^n \quad \{(b,0), \dots, (b,15)\} \subseteq \mathrm{dom}(M) \quad R' = R'' \{\mathtt{wim} \leadsto 2^{\mathbf{next\_cwp}(n)}\} \\ M' &= M \{[(b,0), \dots, (b,7)] \leadsto \mathrm{fm}_2\} \{[(b,8), \dots, (b,15)] \leadsto \mathrm{fm}_3\} \\ \hline &\qquad (M,(R,F)) \uparrow \uparrow (M',(R',F)) \\ F &= \mathrm{fm}_1 :: \mathrm{fm}_2 :: F'' \quad R(\mathbf{r}_{30}) = (b,0) \quad R(\mathtt{wim}) = 2^n \\ \{[(b,0), \dots, (b,7)] \leadsto \mathrm{fm}_1', [(b,8), \dots, (b,15)] \leadsto \mathrm{fm}_2'\} \subseteq M' \\ &\qquad \qquad R' &= R'' \{\mathtt{wim} \leadsto 2^{\mathbf{prev\_cwp}(n)}\} \quad F' &= \mathrm{fm}_1' :: \mathrm{fm}_2' :: F'' \\ \hline &\qquad (M,(R,F)) \Downarrow (M,(R',F')) \end{split}$$

Fig.A6. Windows Over- and UnderFlow

### C More about State Relation Between Low- and High-level Program

After introducing the definitions of low- and high-level program, we establish the state relation between lowand high-level program in this section. Establishing their state relation is not a trivial task, because there are two major differences low- and high-level program states. **First**, all the procedures' contexts of a specific thread are saved in high-level frame list  $\mathbb{F}$ . However, for low-level program, part of the contexts are saved in register windows (modeled as low-level frame list F), the other part of the contexts are saved in corresponding stack frame in memory, because the number of register windows is limited; **Second**, the high-level concurrent Pseudo-SPARCv8 program is multithreaded, but the low-level SPARCv8 program does not have the concept of thread pool.

$$\begin{split} \frac{M_K = \{(b, \operatorname{fm}_1, \operatorname{fm}_2)\} \uplus M_K' & \operatorname{fm}_2[6] = (b', 0) & (b', \operatorname{nil}, M_K') \Downarrow \mathbb{F}}{(b, \operatorname{nil}, M_K) \Downarrow (\operatorname{fm}_1, \operatorname{fm}_2) :: \mathbb{F}} \\ \frac{M_K = \{(b, \_, \_)\} \uplus M_K' & \operatorname{fm}_2[6] = (b', 0) & (b', F, M_K') \Downarrow \mathbb{F}}{(b, \operatorname{fm}_1 :: \operatorname{fm}_2 :: F, M_K) \Downarrow (\operatorname{fm}_1, \operatorname{fm}_2) :: \mathbb{F}} \end{split}$$

Fig.A7. Relation for low- and high-level FrameList

Relation for low- and high-level FrameList. The relation between low- and high-level frame list is defined in Fig. A7. We represent this relation as form " $(b, F, M_K) \Downarrow \mathbb{F}$ ", The tuple of b, F and  $M_K$  is the state of stack in low-level program, because, in the low-level program, part of the produces' contexts are saved in frame list F, which can also be understand as a prefix the whole frame list describe in assertion  $\text{cwp} \mapsto (\_, F)$ , the other part of the contexts are saved in corresponding frame list represent as  $M_K$ . The high-level frame list  $\mathbb{F}$  represents the state of stack in high-level program. Fig. 12 gives a more intuition understanding of this relation. Here, some part

$$\begin{split} \operatorname{ctxfm}(R,F) &:= \begin{cases} F_1 & \text{ if } R(\operatorname{cwp}) = w_{id}, \, R(\operatorname{wim}) = 2^n, \, \operatorname{cwp} \neq n, \\ & F = F_1 \cdot F_2, \, 0 \leq w_{id}, n \leq N, \, |F_1| = 2 \times (N + n - w_{id} - 1)\%N \\ \bot & \text{ otherwise} \end{cases} \\ R &\hookrightarrow \mathbb{R} & ::= (\forall \, i \in \{0,\dots,31\}. \, R(\mathbf{r}_i) = \mathbb{R}(\mathbf{r}_i)) \, \wedge \, (\forall \, \operatorname{sr} \neq \operatorname{wim}. R(\operatorname{sr}) = \mathbb{R}(\operatorname{sr})) \\ & \wedge R(\mathbf{n}) = \mathbb{R}(\mathbf{n}) \, \wedge \, R(\mathbf{z}) = \mathbb{R}(\mathbf{z}) \, \wedge \, R(\mathbf{c}) = \mathbb{R}(\mathbf{c}) \, \wedge \, R(\mathbf{v}) = \mathbb{R}(\mathbf{v}) \end{cases} \\ & \frac{M_c = M_{\operatorname{ctx}} \uplus M_K \quad \operatorname{dom}(M_{\operatorname{ctx}}) = \operatorname{Dom}\operatorname{CtxM}(\mathbf{t}) \quad R(\%\operatorname{sp}) = (b,0) \\ & \underbrace{\operatorname{ctxfm}(R,F) = F' \quad R(\%\operatorname{fp}) = (b',0) \quad (b',F',M_K) \, \Downarrow \, \mathbb{F} \quad R \hookrightarrow \mathbb{R}}_{} \\ & \underbrace{(M_c,(R,F)) \, \Downarrow_c \, (\mathbf{t},((\mathbb{R},\mathbb{F}),\operatorname{pc},\operatorname{npc}))}_{} \end{cases}}_{} \\ & \frac{M_1 \, \Downarrow_r \, T_1 \quad M_2 \, \Downarrow_r \, T_2}{M_1 \, \uplus \, M_2 \, \Downarrow_r \, T_1 \, \uplus \, T_2} \quad \underbrace{M \, \blacktriangleright_t \, Q \quad (M,Q) \, \Downarrow_c \, (\mathbf{t},\mathcal{K})}_{} \quad M \, \Downarrow_r \, \{\mathbf{t} \leadsto \mathcal{K}\} \end{cases}}_{} \end{split}$$

Fig.A8. Relation for Thread Pool and low-level Memory

of the contexts F (the pink part in the left side of the Fig. 12) are saved in register windows, and the other part of contexts  $M_K$  (the green part in the left side of the Fig. 12) are saved in stack frame in memory. However, in high-level state, they are abstracted as list named high-level frame list  $\mathbb{F}$ .

As shown in Fig. A7, if the low-level frame list F is nil and the memory is  $\emptyset$ , and the high-level frame list  $\mathbb{F}$  is nil, it means there is no context stored. If the frame list is nil but the high-level frame list is  $(b, \text{fm}_1, \text{fm}_2) :: \mathbb{F}$ , it means that the contexts  $\text{fm}_1$  and  $\text{fm}_2$  are saved in stack frame in memory, whose block identifier is b. Here, we use " $\{(b, \text{fm}_1, \text{fm}_2)\}$ " defined below to represent the part of memory saving  $\text{fm}_1$  and  $\text{fm}_2$ . This memory contains only one block b.

If the frame list is  $fm_1 :: fm_2 :: F$  and the high-level frame list is  $(b', fm'_1, fm'_2) :: \mathbb{F}$ , it means that the contexts  $fm_1$  and  $fm_2$  have not been saved in block b'. So, we require the contexts  $fm_1$  and  $fm_2$  saved in low-level frame list and the  $fm'_1$  and  $fm'_2$  saved in high-level frame list are equal. The block b' used to save  $fm_1$  and  $fm_2$  has not been used yet, so we don't care about its contents.

Relation for ThreadPool and low-level Memory. In high-level program, the thread local state of each thread is saved in a thread pool T. However, in low-level program, the local state of each thread is saved in memory (TCB and stack). For example, in Sec. 5, we introduce that the execution of the context switch module will save the register state of current thread into its TCB and stack in memory. So, the thread pool in high-level program can be viewed as an abstraction of low-level memory used to store the contexts of threads.

We use " $(M_c, (R, F)) \downarrow_c (t, ((\mathbb{R}, b, \mathbb{F}), pc, npc))$ " to represent the relation between the thread local states of *current thread* of low- and high-level program. The memory  $M_c$  owned the current thread t can be splitted into two parts  $M_{\text{ctx}}$  and  $M_{\text{K}}$ . The  $M_{\text{ctx}}$  are use the register file, whose domain is represented as  $\mathsf{DomCtxM}(t,b)$ . It takes two arguments: the identifier t of the current thread and the block b of the stack frame at the top of the stack. Because

the context switch module may save the register file in TCB and the stack frame of the current procedure. The other part of the memory  $M_K$  is used to save the contexts of the previous procedures, which is abstracted as  $\mathbb{F}$  in high-level program. We define  $R \hookrightarrow \mathbb{R}$  to represent the relation between the register file R in low-level and  $\mathbb{R}$  in high-level program. The operation  $\operatorname{ctxfm}(R,F)$  is used to exact the prefix  $F_1$  of the frame list F, which saves the contexts of the previous procedures. Suppoing the value of the  $\operatorname{cwp}$  is  $w_{id}$ , meaning that the id of the current window is  $w_{id}$ , and the value of the  $\operatorname{wim}$  is  $2^n$ , meaning the id n register window is invalid. According to the introduction in Fig. 2.1, we usually set a window invalid to avoid over- and underflow of the register windows. So, we known that register windows id from  $(w_{id}+1)\%N$  to (n-1+N)%N save the contexts of the previous procedures. So, we extract the contents  $F_1$  of them from the whole frame list F.

We define " $M \Downarrow_r \{t \leadsto \mathcal{K}\}$ " to represent the relation between the thread local states of ready thread of low- and high-level program. The operation " $M \blacktriangleright_t Q$ " means that we can restore the register state Q from memory M. When the context of the ready thread has been restored, we can establish a relation " $(M,Q) \Downarrow_c (t,\mathcal{K})$ " between low- and high-level thread local states of thread t. Here, we don't represent the definitions of  $\mathsf{DomCtxM}(t,b)$  and  $M \blacktriangleright_t Q$  here, because their definitions are based on the implementation of the context switch routine in OS kernel. And the soundness of our extended program logic does not rely on their concrete definition.

Relation for Whole Program State. Finally, we introduce the state relation for whole program states between low- and high-level program below:

$$\frac{M = M_c \uplus M_T \uplus \{\mathsf{TaskCur} \leadsto (\mathsf{t},0)\} \uplus M'}{(M_c,Q) \Downarrow_\mathsf{c} (\mathsf{t},\mathcal{K}) \qquad M_T \Downarrow_\mathsf{r} T \backslash \{\mathsf{t}\} \qquad D = \mathrm{nil}}{(M,Q,D) \sim (T,\mathsf{t},\mathcal{K},M')}$$

# D Application of Extended Program Logic : Verifying a Simplified Version of Context Switch Routine

In this section, we give a simplified version of context switch routine in Fig. A9. It reserves the main functionalities of the context switch routine introduced in Sec. 5, e.g. saving the contexts of current thread and restoring the new one. We omit some details like judging whether the current thread is a valid thread. We give a simple introduction to the function shown in Fig. A9, and show how to verify its correctness by applying our extended program logic for SPARCv8.

# D.1 Simplified Context Switch Routine

At the entrance of the context switch rountine shown in Fig. A9, we first save the local and in registers into the stack in memory, and this part of the code is shown in Fig. A14(a). Then, as shown from line 2 to 6, we call the reg\_save to store the out and global registers into the TCB of the current thread. As for the line 6 to 9, we get the identity of the current register window and the value of the wim. The block Save\_Usedwindows (from line 10 to 20) saves the register windows (except the current one) into the stack of the current task in memory. It checks whether the previous window is valid. If it's valid, it uses the instruction restore to set the previous window as the current one, and save its contents (local and in registers) into stack in memory, then check the previous one continuously.

```
SwitchEntry:
1
       / * codes save the in and local registers of current window into stack frame * /
2
                  TaskCur, \%1<sub>1</sub>
3
                  [\%1_1], \%1_1
      ld
4
       call
                 reg_save
5
      nop
6
      mov
                 cwp, \%g_4
                 wim, \%g_7
7
      rd
                 1,\%\mathbf{g}_{6}
8
       set
                 \%g_6, \%g_4, \%g_4
9
      sll
  Save_Usedwindow:
10
      sll
                  %g_4, 1, %g_5
                  \% \mathtt{g}_5, (\mathtt{OS\_WINDOWS} - 1), \% \mathtt{g}_4
11
      srl
12
                  \%g_4, \%g_5, \%g_4
      or
                 \%g_4, \%g_7, \%g_0
13
      andcc
14
      bne
                 Switch_NewContext
15
16
      restore \%g_0, \%g_0, \%g_0
       / * codes save the in and local registers of current window into stack frame * /
17
18
19
                 Save_Usedwindow
       jmp
20
      nop
  Switch_NewContext:
                 TaskCur, %1<sub>0</sub>
21
      set
22
                 TaskNew, \%1_1
23
      ld
                  [\%1_1], \%1_1
                 \%\mathbf{1}_{1},[\%\mathbf{1}_{0}]
24
      st
25
      call
                 reg_restore
26
      nop
27
      /* codes restore the in and local registers of current window from stack frame */
28
      nop
29
      retl
30
      nop
```

Fig.A9. Main function of context switch routine

The block Switch\_NewContext is responsible for restoring the context of the new task. From line 21 to 24, it sets the new task as the current one. Then, it calls function reg\_restore (at line 25) to restore the out and global registers from the new task's TCB, and restores the local and in registers from the new task's stack in memory. The code about restoring the local and in registers of the new task from memory is shown in Fig. A14(b). The implementations of internal functions reg\_save and reg\_restore are omitted here because these two functions are taken from the OS kernal we verified and we can't show these part of codes according to confidentiality agreement, but we show their specifications in Fig. A12.

## D.2 Specification of the Simplified Context Switch Routine

First, we define the abstract assembly primitive switch, which is already introduced in the Sec. 4.1.

```
\begin{split} \text{switch} &:= \lambda \, \overline{v}, \mathbb{S}, \mathbb{S}'. \, \, \exists \, \mathsf{t}'. \, \, M(\mathsf{TaskNew}) = (\mathsf{t}', 0) \, \wedge \, T(\mathsf{t}') = (\mathbb{Q}', \mathsf{pc}', \mathsf{npc}') \\ & \wedge \, T' = T \{ \mathsf{t} \leadsto (\mathbb{Q}, \mathsf{pc}, \mathsf{npc}) \} \, \wedge \, \mathsf{t} \neq \mathsf{t}' \, \wedge \, \overline{v} = \mathsf{nil} \\ \text{where} & \, \mathbb{S} = (T, \mathsf{t}, (\mathbb{Q}, \mathsf{pc}, \mathsf{npc}), M), \, \mathbb{S}' = (T', \mathsf{t}', (\mathbb{Q}', \mathsf{f} + 8, \mathsf{f} + 12), M), \mathsf{f} = \mathbb{Q}'. \mathbb{R}(\mathsf{r}_{15}). \end{split}
```

```
\mathsf{StkFrm}(b, \mathsf{fm}_1, \mathsf{fm}_2) := ((b, 0) \mapsto \mathsf{fm}_1[0]) * \dots * ((b, 28) \mapsto \mathsf{fm}_1[7])
                                                        *((b,32) \Rightarrow \operatorname{fm}_{2}[0]) * \dots * ((b,60) \Rightarrow \operatorname{fm}_{2}[7])
\mathsf{RelStk}(b,F,\mathbb{F}) ::= \begin{cases} \mathsf{StkFrm}(b,\_,\_) * \mathsf{RelStk}(b',F',\mathbb{F}') & \textit{if } \mathrm{fm}_2[6] = (b',0), \ F = \mathrm{fm}_1 :: \mathrm{fm}_2 :: F' \\ \mathbb{F} = (b,\mathrm{fm}_1,\mathrm{fm}_2) :: \mathbb{F}' \\ \mathsf{StkFrm}(b,\mathrm{fm}_1,\mathrm{fm}_2) * \mathsf{RelStk}(b',F',\mathbb{F}') & \textit{if } \mathrm{fm}_2[6] = (b',0), \ F = \mathrm{nil} \\ \mathbb{F} = (b,\mathrm{fm}_1,\mathrm{fm}_2) :: \mathbb{F}' \\ \mathsf{Emp} & \textit{if } F = \mathrm{nil}, \mathbb{F} = \mathrm{nil} \end{cases}
                                                                                                                                    otherwise
 \mathsf{rRegs} ::= \mathsf{asr}_0 \mapsto_- * \dots \mathsf{asr}_{31} \mapsto_- * \mathsf{Y} \mapsto_-
 \mathsf{LRegs}(R) ::= \mathsf{global} \mapsto R(\mathsf{global}) * \mathsf{out} \mapsto R(\mathsf{out}) * \mathsf{local} \mapsto R(\mathsf{local}) * \mathsf{in} \mapsto R(\mathsf{in}) *
                                  n \mapsto R(n) * z \mapsto R(z) * c \mapsto R(z) * v \mapsto R(v) * rRegs
 \mathsf{wfwin}(R,F) ::= (\mathsf{cwp} \mapsto (R(\mathsf{cwp}),F) * \mathsf{wim} \mapsto R(\mathsf{wim})) \land \mathsf{ctxfm}(R,F)
 context(t, b, nst) ::= ((t, GO\_OFFSET) \Rightarrow nst(\%g_0)) * \dots * ((t, GO\_OFFSET) \Rightarrow nst(\%g_7))
                                            *((t, OO\_OFFSET) \Rightarrow nst(\%o_0)) * \dots * ((t, O7\_OFFSET) \Rightarrow nst(\%o_7))
                                            *((t, N_OFFSET) \Rightarrow nst(n)) * \dots * ((t, V_OFFSET) \Rightarrow nst(v))
                                            *StkFrm(b, nst[local], nst[in])
 Env(env) ::= LRegs(R) * wfwin(R, F)
                                                                                                  where env = (R, F)
 CurT'(t_c, nst, env, \mathcal{K}) ::= (context(t_c, b, nst) * RelStk(b', F, \mathbb{F}) * (t_c \leadsto_c \mathcal{K}))
                                                       \wedge R \hookrightarrow \mathbb{R} \wedge R(\%sp) = (b,0)
                    where env = (R, F), \mathcal{K} = ((\mathbb{R}, b, \mathbb{F}), pc, npc), R(\%fp) = (b', 0), nst \in RegFile
 \mathsf{CurT}(\mathsf{t}_c, \mathit{nst}, \mathit{env}, \mathcal{K}) ::= (\mathsf{TaskCur} \mapsto (\mathsf{t}_c, 0)) * \mathsf{CurT'}(\mathsf{t}_c, \mathit{nst}, \mathit{env}, \mathcal{K})
 \mathsf{RdyT}(\mathsf{t}_n, nst, \mathcal{K}) ::= (\mathsf{context}(\mathsf{t}_n, b, nst) * \mathsf{RelStk}(b', \mathsf{nil}, \mathbb{F}) * (\mathsf{t}_n \leadsto_{\mathsf{r}} \mathcal{K}))
                                              \wedge nst \hookrightarrow \mathbb{R} \wedge R(\%sp) = (b, 0)
                    where \mathcal{K} = ((\mathbb{R}, b, \mathbb{F}), pc, npc), nst(\%fp) = (b', 0), nst \in \text{RegFile}
 p_{env}(env) ::= R where env = (R, F)
                                                                                                          l \Rightarrow v ::= l \mapsto v * l \mapsto v
```

Fig.A10. Auxiliary Definitions for Specification

Then we show the specification of the simplified context switch routine below, and some auxiliary definitions used in specification can be found in Fig. A10:

```
\begin{aligned} a_{pre}(\mathsf{t}_c,\mathsf{t}_n,\mathit{env},\mathit{nst},\mathcal{K}_c,\mathcal{K}_n) &:= \mathsf{Env}(\mathit{env}) * (\mathsf{TaskNew} \mapsto (\mathsf{t}_n,0) \wedge \mathsf{t}_c \neq \mathsf{t}_n) * \blacklozenge (10) * \\ & \mathsf{CurT}(\mathsf{t}_c,\_,\mathit{env},\mathcal{K}_c) * \mathsf{RdyT}(\mathsf{t}_n,\mathit{nst},\mathcal{K}_n) * (|\mathsf{switch}(\mathsf{nil})|) \end{aligned} a_{post}(\mathsf{t}_c,\mathsf{t}_n,\mathit{env},\mathit{nst},\mathcal{K}_c,\mathcal{K}_n) ::= \exists \mathit{env}',\mathcal{K}'. \mathsf{Env}(\mathit{env}') * (\mathsf{TaskNew} \mapsto (\mathsf{t}_n,0) \wedge \mathsf{t}_c \neq \mathsf{t}_n) * \\ & \mathsf{CurT}(\mathsf{t}_n,\mathit{nst},\mathit{env}',\mathcal{K}') * \mathsf{RdyT}(\mathsf{t}_c,\mathsf{p\_env}(\mathit{env}),\mathcal{K}_c) * (|\!\!|\bot|\!\!|) \end{aligned}
```

Note that the execution of context switch routine will call function reg\_save, reg\_restore, and window\_restore once, and call function and jump to block save\_usedwindow no more than 8 times separately, because the number of the register windows is 8. So, assigning 10 tokens to the precondition of the context switch routine is enough. According to the logic rules of extended program logic shown in Fig. 19, we need to check whether the specification of context switch rountine is well-defined.

# **Lemma 10.** wdSpec( $a_{pre}, a_{post}$ , switch).

*Proof.* We unfold  $\mathsf{wdSpec}(a_{pre}, a_{post}, \mathsf{switch})$  by Def. 2, and we need to prove three properties about the specification and abstract assembly primitive  $\mathsf{switch}$ .

- 1. for any  $\overline{v}, \mathbb{S}, \mathbb{S}', \mathbb{S}_r$ . if  $\mathsf{switch}(\overline{v})(\mathbb{S})(\mathbb{S}')$ , and  $\mathbb{S} \perp \mathbb{S}_r$ , then the following holds:
  - S'.K.pc = f + 8, S'.K.npc = f + 12 (where  $S'.K.Q.R(r_{15}) = f$ );
  - there exists  $\mathbb{S}'', \mathbb{S}'_r$ , switch $(\overline{v})(\mathbb{S} \oplus \mathbb{S}_r)(\mathbb{S}'')$ ,  $\mathbb{S}'' = \mathbb{S}' \oplus \mathbb{S}'_r$ , and  $\mathbb{S}_r.T = \mathbb{S}'_r.T$ ,  $\mathbb{S}_r.M = \mathbb{S}'_r.M$ ;

The correctness proof of this property can be achieved directly from the definition of the switch. The definition of the switch requires that the program counters pc and npc are equal to f+8 and f+12, where f is contained in  $r_{15}$  register after the execution of switch. The execution of switch only accesses the current thread t and new t' (stored in TaskNew in memory) in thread pool and the location TaskNew in memory. So the threads and memory described in  $S_r$  remains unchanged.

We prove the correctness of this property formally below. We unfold  $\operatorname{switch}(\overline{v})(\mathbb{S})(\mathbb{S}')$  and  $\mathbb{S} \perp \mathbb{S}_r$  according to their definitions and get the following hold: (let  $\mathbb{S} = (T, \mathsf{t}, (\mathbb{Q}, \mathsf{pc}, \mathsf{npc}), M)$  and  $\mathbb{S}_r = (T_r, \mathsf{t}_r, \mathcal{K}_r, M_r)$ )

$$M(\mathsf{TaskNew}) = (\mathsf{t}', 0) \tag{23}$$

$$T(\mathsf{t}') = (\mathbb{Q}', \mathsf{pc}', \mathsf{npc}') \tag{24}$$

$$T' = T\{t \leadsto \{\mathbb{Q}, pc, npc\}\}$$
 (25)

$$t \neq t', \overline{v} = nil$$
 (26)

$$S' = (T', \mathsf{t}', (\mathbb{Q}', \mathsf{f} + 8, \mathsf{f} + 12), M), \mathsf{f} = \mathbb{Q}'.\mathbb{R}(\mathsf{r}_{15}) \tag{27}$$

$$T \perp T_r, M \perp M_r$$
 (28)

$$\mathsf{t}_r = \mathsf{t}, \, \mathcal{K}_r = (\mathbb{Q}, \mathsf{pc}, \mathsf{npc}) \tag{29}$$

We can prove that there exists  $\mathbb{S}'' = (T' \uplus T_r, \mathsf{t}', (\mathbb{Q}', \mathsf{f} + 8, \mathsf{f} + 12), M \uplus M_r)$ , and  $\mathbb{S}'_r = (T_r, \mathsf{t}', (\mathbb{Q}', \mathsf{f} + 8, \mathsf{f} + 12), M_r)$ , such that  $\mathsf{switch}(\overline{v})(\mathbb{S} \uplus \mathbb{S}_r)(\mathbb{S}'')$ ,  $\mathbb{S}'' = \mathbb{S}' \uplus \mathbb{S}'_r$ , and  $\mathbb{S}_r.T = \mathbb{S}'_r.T$ ,  $\mathbb{S}_r.M = \mathbb{S}'_r.M$ .

- 2. for any  $t_c$ ,  $t_n$ , env, nst,  $\mathcal{K}_c$ ,  $\mathcal{K}_n$ ,
  - $a_{nre}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) \Longrightarrow \{\text{switch}\} * \text{true};$
  - $a_{post}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) \Longrightarrow (\bot) * true;$

According the definition of  $a_{pre}$  and  $a_{post}$ , this property's proof is trivial.

- 3. for any  $\overline{v}, S, S$ , if  $(S, S, \underline{\ }, \underline{\ }) \in \mathsf{INV}(\mathsf{switch}(\overline{v}), \overline{v})$ , then there exists  $\mathsf{t}_c, \mathsf{t}_n, \mathit{env}, \mathit{nst}, \mathcal{K}_c, \mathcal{K}_n, p_r$  and w, such that:
  - $(S, \mathbb{S}, \mathsf{switch}(\overline{v}), w) \models a_{pre}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) * \mathsf{p}_r;$
  - $a_{post}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) * p_r \Longrightarrow \mathsf{INV}(\bot, \_);$
  - Sta(switch( $\overline{v}$ ),  $p_r$ ).

$$\mathsf{Mem}(M) \quad ::= \begin{cases} \mathsf{Emp} & \textit{if } M = \emptyset \\ (l \mapsto v) * (l \mapsto v) & \textit{if } M = \{l \mapsto v\} \\ \exists \, M_1, M_2. \, \mathsf{Mem}(M_1) * \, \mathsf{Mem}(M_2) & \text{otherwise} \end{cases}$$
 
$$\mathsf{RdyTs}(T) \quad ::= \begin{cases} \mathsf{Emp} & \textit{if } T = \emptyset \\ \mathsf{RdyT}(\mathsf{t}, \_, \mathcal{K}) & \textit{if } T = \{\mathsf{t} \mapsto \mathcal{K}\} \\ \exists \, T_1, T_2. \, \mathsf{RdyTs}(T_1) * \, \mathsf{RdyTs}(T_2) & \text{otherwise} \end{cases}$$
 
$$M \blacktriangleright_\mathsf{t} \, (R, F) ::= \exists \, b. \, R(\%\mathsf{g}_0) = M(\mathsf{t}, \mathsf{GO\_OFFSET}) \, \land \dots \land \, R(\%\mathsf{g}_7) = M(\mathsf{t}, \mathsf{G7\_OFFSET}) \\ \land \, R(\%\mathsf{o}_0) = M(\mathsf{t}, \mathsf{O0\_OFFSET}) \, \land \dots \land \, R(\%\mathsf{o}_7) = M(\mathsf{t}, \mathsf{O7\_OFFSET}) \\ \land \, R(\mathsf{n}) = M(\mathsf{t}, \mathsf{N\_OFFSET}) \, \land \dots \land \, R(\mathsf{v}) = M(\mathsf{t}, \mathsf{V\_OFFSET}) \\ \land \, R(\%\mathsf{1}_0) = M(\mathsf{b}, \mathsf{0}) \, \land \dots \land \, R(\%\mathsf{1}_7) = M(\mathsf{b}, \mathsf{28}) \\ \land \, R(\%\mathsf{1}_0) = M(\mathsf{b}, \mathsf{32}) \, \land \dots \land \, R(\%\mathsf{1}_7) = M(\mathsf{b}, \mathsf{60}) \, \land \, R(\%\mathsf{sp}) = (\mathsf{b}, \mathsf{0}) \\ \land \, (\exists \, w_{id}, n. \, R(\mathsf{cwp}) = w_{id} \, \land \, R(\mathsf{wim}) = 2^n \, \land \, \mathbf{prev\_cwp}(w_{id}) = n) \end{cases}$$

Fig.A11. Auxiliary Definitions About Frame Assertion

The key to prove this case is to find  $\mathbf{t}_c$ ,  $\mathbf{t}_n$ , env, nst,  $\mathcal{K}_c$ ,  $\mathcal{K}_n$ ,  $\mathbf{p}_r$  and w. Because we have  $(S, \mathbb{S}, \_, \_) \in \mathsf{INV}(\mathsf{switch}(\overline{v}), \overline{v})$ , we know that there exists a ready thread  $\mathbf{t}'$ , a prefix of the frame list F' and a register state Q', where  $\mathbb{S}.T(\mathbf{t}') = \mathcal{K}'$ ,  $\mathbf{t} \neq \mathbf{t}'$ ,  $\mathbb{S}.M(\mathsf{TaskNew}) = (\mathbf{t}', 0)$ ,  $\mathsf{ctxfm}(S.Q) = F'$  and  $S.M \blacktriangleright_{\mathbf{t}'} Q'$  hold. And we require  $\mathbf{t}_c = \mathbb{S}.\mathbf{t}$ ,  $\mathbf{t}_n = \mathbf{t}'$ , env = (S.Q.R, F'), nst = Q'.R, w = 10, and  $\mathbf{p}_r = \exists M, T. \mathsf{Mem}(M) * \mathsf{RdyTs}(T)$ . Then, we can finish the proof.

We prove the correctness of this property formally below. We first unfold  $(S, \mathbb{S}, \_, \_) \in \mathsf{INV}(\mathsf{switch}(\overline{v}), v)$  and get the following holds:

$$S \sim \mathbb{S}$$
 (30)

$$\exists \mathbb{S}'. (\mathsf{switch}(\overline{v}), \mathbb{S}) \dashrightarrow^* (\bot, \mathbb{S}') \tag{31}$$

$$\operatorname{args}(\mathbb{S}.\mathcal{K}.\mathbb{Q}, \mathbb{S}.M, \overline{v}) \tag{32}$$

Let  $\mathbb{S} = (T, \mathsf{t}, (\mathbb{Q}, \mathsf{pc}, \mathsf{npc}), M'), S = (M, Q, D)$ . We first unfold  $S \sim \mathbb{S}$  (30) according to its definition.

$$M = M_c \uplus M_T \uplus \{\mathsf{TaskCur} \leadsto (\mathsf{t}, 0)\} \uplus M' \tag{33}$$

$$(M_c, Q) \downarrow_{\mathsf{c}} (\mathsf{t}, (\mathbb{Q}, \mathsf{pc}, \mathsf{npc})) \tag{34}$$

$$M_T \Downarrow_\mathsf{r} T \setminus \{\mathsf{t}\}$$
 (35)

$$D = \text{nil} \tag{36}$$

We unfold the execution of switch (31) and get that there exists t', such that:

$$M'(\mathsf{TaskNew}) = (\mathsf{t}', 0) \tag{37}$$

$$T(\mathsf{t}') = (\mathbb{Q}', \mathsf{pc}', \mathsf{npc}') \tag{38}$$

$$T' = T\{\mathsf{t} \leadsto \{\mathbb{Q}, \mathsf{pc}, \mathsf{npc}\}\} \tag{39}$$

$$t \neq t', \, \overline{v} = \text{nil} \tag{40}$$

$$S' = (T', \mathsf{t}', (\mathbb{Q}', \mathsf{f} + 8, \mathsf{f} + 12), M), \mathsf{f} = \mathbb{Q}'.\mathbb{R}(\mathsf{r}_{15}) \tag{41}$$

From (40) and (35), we know that  $\mathbf{t}' \in \text{dom}(T \setminus \{\mathbf{t}\})$  and we can split  $M_T$  as two parts:  $M_{\mathbf{t}'}$  storing the contexts of the new task  $\mathbf{t}'$ , and  $M_T'$  storing the contexts of the ready threads.

$$M_T = M_{\mathsf{t}'} \uplus M_T' \tag{42}$$

$$M_{\mathsf{t}'} \triangleright_{\mathsf{t}'} Q'$$
 (43)

$$(M_{\mathsf{t}'}, Q') \Downarrow_{\mathsf{c}} (\mathsf{t}', (\mathbb{Q}', \mathsf{pc}', \mathsf{npc}')) \tag{44}$$

$$M_T' \downarrow_{\mathsf{r}} T \setminus \{\mathsf{t}, \mathsf{t}'\}$$
 (45)

Then, we can prove that there exists  $\mathbf{t}_c = \mathbf{t}$ ,  $\mathbf{t}_n = \mathbf{t}'$ , env = (Q.R, F') (where  $F' = \mathsf{ctxfm}(Q)$ ),  $nst = \mathbb{Q}'.R$ , w = 10,  $\mathcal{K}_c = (\mathbb{Q}, \mathsf{pc}, \mathsf{npc})$ ,  $\mathcal{K}_n = (\mathbb{Q}', \mathsf{pc}', \mathsf{npc}')$  and  $\mathbb{p}_r = \exists M, T. \mathsf{Mem}(M) * \mathsf{RdyTs}(T) * \mathsf{rRegs}$ , such that

•  $(S, \mathbb{S}, \mathsf{switch}(\mathsf{nil}), w) \models a_{pre}(\mathsf{t}_c, \mathsf{t}_n, \mathit{env}, \mathit{nst}, \mathcal{K}_c, \mathcal{K}_n) * \mathfrak{p}_r \text{ holds, because we can prove that there exists } S_1, S_2, \mathbb{S}_1 \text{ and } \mathbb{S}_2, \text{ such that:}$ 

$$S = S_1 \uplus S_2 \tag{46}$$

$$S = S_1 \uplus S_2 \tag{47}$$

$$S_1 = (M_c \uplus M_{\mathsf{t}'} \uplus \{\mathsf{TaskCur} \leadsto (\mathsf{t}, 0), \mathsf{TaskNew} \leadsto (\mathsf{t}', 0)\}, Q, \mathsf{nil}) \tag{48}$$

$$S_2 = (M'_T \uplus (M' \setminus \{\mathsf{TaskNew}\}), (\emptyset, Q.F), \mathsf{nil}) \tag{49}$$

$$\mathbb{S}_1 = (\{\mathsf{t} \leadsto T(\mathsf{t}), \mathsf{t}' \leadsto (\mathbb{Q}', \mathsf{pc}', \mathsf{npc}')\}, \mathsf{t}, (\mathbb{Q}, \mathsf{pc}, \mathsf{npc}), \{\mathsf{TaskNew} \leadsto (\mathsf{t}', 0)\}) \tag{50}$$

$$\mathbb{S}_2 = (T \setminus \{\mathsf{t}, \mathsf{t}'\}, \mathsf{t}, (\mathbb{Q}, \mathsf{pc}, \mathsf{npc}), M' \setminus \{\mathsf{TaskNew}\}) \tag{51}$$

$$(S_1, S_1, \text{switch}(\text{nil}), w) \models a_{nre}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n)$$
 (52)

$$(S_2, \mathbb{S}_2, \mathsf{switch}(\mathsf{nil}), w) \models \mathsf{p}_r$$
 (53)

•  $a_{post}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) * \mathsf{p}_r \Longrightarrow \mathsf{INV}(\bot, \_).$ Supposing  $(S', \mathbb{S}', A, w) \models a_{post}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n) * \mathsf{p}_r$ , we get there exists  $S'_1, S'_2, S'_1$  and  $S'_2$ , such that:

$$S' = S_1' \uplus S_2' \tag{54}$$

$$S' = S_1' \uplus S_2' \tag{55}$$

$$(S_1', \mathbb{S}_1', A, w) \models a_{post}(\mathsf{t}_c, \mathsf{t}_n, env, nst, \mathcal{K}_c, \mathcal{K}_n)$$

$$(56)$$

$$(S_2', \mathbb{S}_2', A, w) \models \mathbb{p}_r \tag{57}$$

Then, according to the definition of  $a_{post}$ , we get there exists  $M'_n$ ,  $M'_c$ ,  $Q'_c$ ,  $Q'_c$ ,  $Q'_c$ , and  $Q'_c$ , such that:

$$S_1' = (M_n' \uplus M_t' \uplus \{\mathsf{TaskCur} \leadsto (\mathsf{t}_n, 0), \mathsf{TaskNew} \leadsto (\mathsf{t}_n, 0)\}, Q', \mathsf{nil}) \tag{58}$$

$$S_1' = (\{\mathsf{t}_n \leadsto \mathcal{K}_n', \mathsf{t}_c \leadsto \mathcal{K}_c\}, \mathsf{t}_n, \mathcal{K}', \{\mathsf{TaskNew} \leadsto (\mathsf{t}_n, 0)\})$$
 (59)

$$(M'_n, Q'_n) \downarrow_{\mathsf{c}} (\mathsf{t}_n, \mathcal{K}') \tag{60}$$

$$M'_c \blacktriangleright_{\mathsf{t}_c} Q'_c, (M'_c, Q'_c) \Downarrow_{\mathsf{c}} (\mathsf{t}_c, \mathcal{K}_c)$$
 (61)

$$A = \perp$$
 (62)

And according to the definition of  $p_r$ , we get there exists  $M'_{T_r}$ ,  $M'_r$  and  $T'_r$  such that:

$$S_2' = (M_{T_r}' \uplus M_r', (\text{nil}, Q'.F), \text{nil})$$
 (63)

$$S_2' = (T_r', \mathsf{t}_n, \mathcal{K}', M_r') \tag{64}$$

$$M'_{T_r} \Downarrow_{\mathsf{r}} T'_r$$
 (65)

Then, we get the following hold:

$$S.M = M'_n \uplus (M'_c \uplus M'_T) \uplus \{\mathsf{TaskCur} \leadsto (\mathsf{t}_n, 0), \mathsf{TaskNew} \leadsto (\mathsf{t}_n, 0)\} \uplus M'_r \tag{66}$$

$$(M'_n, Q'_n) \Downarrow_{\mathsf{c}} (\mathsf{t}_n, \mathcal{K}') \tag{67}$$

$$M'_c \uplus M'_{T_r} \Downarrow_{\mathsf{r}} \{\mathsf{t}_c \leadsto \mathcal{K}_c\} \uplus T'_r \tag{68}$$

Thus, we get  $S' \sim \mathbb{S}'$ , and  $\mathsf{INV}(\bot, \_)$  holds.

We use  $C_{\text{switch}}$  to represent the code heap that stores the code of context switch rountine shown in Fig. A9. The specifications of the internal function can be found in Fig. A12. The function reg\_save is responsible for saving the local, in and integer condition code fields n, z, c and v registers into TCB in memory. And the function reg\_restore does the reverse of reg\_save, restoring local, in and integer condition code fields registers from the TCB in memory. The specification of code block Save\_Usedwindows is a little complicated. We can find its implementation is a loop, which checks whether the previous window is valid and saving the contents of the valid previous window until the previous one is invalid. We need to define the loop invariant I here.

Codes about saving local and in registers into stack in memory and restoring local and in registers from stack in memory are not implemented as functions. However, we still give the specifications of this part of codes shown as window\_save and window\_restore in Fig. A12, in order to allow readers to better understand the functionalities of this part of codes.

We define the code heap specification  $\Psi$  below, which is the collection of specifications of code blocks in  $C_{\tt switch}$ .

$$\Psi ::= \{ \texttt{SwitchEntry} \leadsto (a_{pre}, a_{post}), \, \texttt{reg\_save} \leadsto (\texttt{fp}_{rs}, \texttt{fq}_{rs}), \, \texttt{reg\_restore} \leadsto (\texttt{fp}_{rr}, \texttt{fq}_{rr}), \\ \texttt{Save\_Usedwindows} \leadsto (\texttt{fp}_{su}, \texttt{fq}_{su}), \, \texttt{Switch\_NewContext} \leadsto (\texttt{fp}_{sn}, \texttt{fq}_{sn})) \}$$

## Lemma 11. $\vdash C_{\texttt{switch}} : \Psi$

*Proof.* The code heap specification  $\Psi$  have been defined in (69). We unfold  $\vdash C_{\text{switch}} : \Psi$  according to its definition (in Fig. 19). And we need to prove that, for any  $\iota_1$ ,  $\iota_2$ ,  $\iota_3$ ,  $\iota_4$  and  $\iota_5$ , the following hold:

$$\Psi \vdash \{(a_{pre} \ \iota_1, a_{post} \ \iota_1)\} \ \text{SwitchEntry} : \ C_{\text{switch}}[\text{SwitchEntry}]$$
 (70)

```
Loop invariant I:
   wptr(R_0) ::= (R_0(\%g_7) = R_0(wim)) \land
                             ((R_0(\%g_4) = (1 \gg R_0(\mathsf{cwp}))) \vee (R_0(\%g_4) = ((1 \gg R_0(\mathsf{cwp})))(1 \gg (R_0(\mathsf{cwp}) + 8)))))
   \mathsf{linkF}((b_1,\mathbb{F}_1),(b_2,\mathbb{F}_2),\mathbb{F}) ::= \mathbb{F}_1 \cdot \mathbb{F}_2 = \mathbb{F} \wedge (\mathbb{F}_1 = \mathsf{nil} \to b_1 = b_2)
                                               (\forall b, \text{fm}_1, \text{fm}_2, \mathbb{F}', \mathbb{F}_1 = (b, \text{fm}_1, \text{fm}_2) :: \mathbb{F}' \to \text{fm}_2[6] = (b_2, 0))
  I(\mathsf{t}_c, R, \mathcal{K}_c) ::= \exists R_0, F_0. (\mathsf{Env}(R_0, F_0) \land \mathsf{wptr}(R_0)) * \blacklozenge (|F_0| + 2)
                                    *((\mathsf{TaskCur} \mapsto (\mathsf{t}_c, 0) * \mathsf{context}(\mathsf{t}_c, b, R) * (\mathsf{t}_c \leadsto_{\mathsf{c}} \mathcal{K}_c)) \land R \hookrightarrow \mathbb{R})
                                    *(\exists b'', \mathbb{F}_1, \mathbb{F}_2. (\mathsf{RelStk}(b', \mathsf{nil}, \mathbb{F}_1) * \mathsf{RelStk}(b'', F_0, \mathbb{F}_2)) \land R_0(\% \mathsf{sp}) = (b'', 0)
                                          \wedge \operatorname{linkF}((b', \mathbb{F}_1), (b'', \mathbb{F}_2), \mathbb{F}))
          where \mathcal{K}_c = (\mathbb{R}, b, \mathbb{F}), R(\%sp) = (b, 0), \text{ and } R(\%fp) = (b', 0)
reg\_save: (\iota = (t, \mathcal{K}, R, F, A, nst))
     fp_{rs} \iota ::= Env(R, F) * context(t, b, nst) * (t \leadsto_{c} K) * (A)
    fq_{rs} \iota := (\exists nst'. Env(R, F) * context(t, b, nst')) * (t \leadsto_{c} \mathcal{K}) * (A)
                         \land nst' = nst\{global \leadsto R(global), out \leadsto R(out), n \leadsto R(n), \dots, v \leadsto R(v)\}
reg_restore: (\iota = (\mathsf{t}, \mathcal{K}, R, F, b, nst))
     fp_{rr} \iota ::= Env(R, F) * context(t, b, nst) * (t \leadsto_{c} K) * (A)
    fq_r \iota := \exists R'. (Env(R', F) * context(t, b, nst) * (t \leadsto_{c} K) * (A)
                        \land R' = R\{\mathsf{global} \leadsto nst(\mathsf{global}), \mathsf{out} \leadsto nst(\mathsf{out}), \mathsf{n} \leadsto nst(\mathsf{n}), \ldots, \mathsf{v} \leadsto nst(\mathsf{v})\}
Save_Usedwindows: (\iota = (\mathsf{t}_c, \mathsf{t}_n, \mathcal{K}_c, \mathcal{K}_n, \mathcal{K}_c, \mathcal{K}_n, nst))
     \mathfrak{fp}_{sn} \iota ::= I(\mathsf{t}_c, R, \mathcal{K}_c) * (\mathsf{TaskNew} \mapsto (\mathsf{t}_n, 0) \land \mathsf{t}_c \neq \mathsf{t}_n) * \mathsf{RdyT}(\mathsf{t}_n, nst, \mathcal{K}_n) * (\mathsf{switch}(\mathsf{nil}))
    fq_{sn} \iota := \exists \mathcal{K}'. Env(nst, nil) * (TaskNew \Rightarrow (t_n, 0) \land t_c \neq t_n) *
                            CurT(t_n, nst, (nst, nil), \mathcal{K}') * RdyT(t_c, R, \mathcal{K}_c) * (\!\! \perp \!\! )
Switch_NewContext (\iota = (\mathsf{t}_c, \mathsf{t}_n, \mathcal{K}_c, \mathcal{K}_n, R, \mathit{nst}))
    \mathfrak{fp}_{sn} \iota := \exists R_0. \, \mathsf{Env}((R_0, \mathsf{nil})) * (\mathsf{TaskNew} \mapsto (\mathsf{t}_n, 0) \land \mathsf{t}_c \neq \mathsf{t}_n) * \blacklozenge (1) *
                             CurT(t_c, R, (R, nil), \mathcal{K}_c) * RdyT(t_n, nst, \mathcal{K}_n) * (switch(nil))
    fq_{sn} \iota := \exists \mathcal{K}'. Env(nst, nil) * (TaskNew \Rightarrow (t_n, 0) \land t_c \neq t_n) *
                            CurT(t_n, nst, (nst, nil), \mathcal{K}') * RdyT(t_c, R, \mathcal{K}_c) * (\!\! \perp \!\! )
window_save: (\iota = (\mathsf{t}, \mathcal{K}, R, F, A, b))
     \operatorname{fp}_{ws} \iota ::= (\operatorname{Env}(R,F) * \operatorname{StkFrm}(b,\_,\_) * (\mathsf{t} \leadsto_{\mathsf{c}} \mathcal{K}) * (\![A]\!]) \, \wedge \, R(\%\operatorname{sp}) = (b,0)
    \operatorname{fq}_{ws} \iota ::= (\operatorname{Env}(R,F) * \operatorname{StkFrm}(b,R(\operatorname{local}),R(\operatorname{in})) * (\operatorname{t} \leadsto_{\operatorname{c}} \mathcal{K}) * (A)) \ \land \ R(\%\operatorname{sp}) = (b,0)
window_restore: (\iota = (\mathsf{t}, \mathcal{K}, R, F, A, b, \mathrm{fm}_1, \mathrm{fm}_2))
     \mathfrak{fp}_{wr} \iota := (\mathsf{Env}(R, F) * \mathsf{StkFrm}(b, \mathfrak{fm}_1, \mathfrak{fm}_2) * (\mathsf{t} \leadsto_{\mathsf{c}} \mathcal{K}) * (A)) \land R(\% \mathsf{sp}) = (b, 0)
    \mathbb{f}\mathsf{q}_{\mathit{vur}}\;\iota ::= (\mathsf{Env}(R\{\mathsf{local} \leadsto \mathsf{fm}_1, \mathsf{in} \leadsto \mathsf{fm}_2\}, F) \; * \; \mathsf{StkFrm}(b, \mathsf{fm}_1, \mathsf{fm}_2) \; * \; (\mathsf{t} \leadsto_\mathsf{c} \mathcal{K}) \; * \; (\!\![A]\!\!]) \; \wedge \; R(\%\mathsf{sp}) = (b, 0)
```

Fig.A12. Specifications of Internal Functions

$$\Psi \vdash \{(\mathfrak{f}_{p_{rs}} \iota_2, \mathfrak{f}_{q_{rs}} \iota_2)\} \text{ reg\_save} : C_{\text{switch}}[\text{reg\_save}]$$

$$\tag{71}$$

$$\Psi \vdash \{(\mathfrak{fp}_{rr} \ \iota_3, \mathfrak{fq}_{rr} \ \iota_3)\} \ \mathsf{reg\_restore} : \ C_{\mathsf{switch}}[\mathsf{reg\_restore}] \tag{72}$$

$$\Psi \vdash \{(\mathfrak{fp}_{su} \ \iota_4, \mathfrak{fq}_{su} \ \iota_4)\} \ \mathsf{Save\_Usedwindows} : \ C_{\mathsf{switch}}[\mathsf{Save\_Usedwindows}] \tag{73}$$

$$\Psi \vdash \{(\mathfrak{fp}_{sn} \ \iota_5, \mathfrak{fq}_{sn} \ \iota_5)\} \text{ Switch_NewContext} : C_{\mathtt{switch}}[\texttt{Switch_NewContext}]$$
 (74)

We need to prove that each code block is well-defined ((70) - (74)). Here, we do not show the details about verifying each code block respectively. We just give a proof sketch of the verifying of the main function, which can be found in Fig. A13.

Supposing in the inital state (described as assertion marked (1)), the register file is R, and the part of the

```
SwitchEntry:
\{a_{pre}(\mathsf{t}_c,\mathsf{t}_n,(R,F),nst,\mathcal{K}_c,\mathcal{K}_n)\}
   \mathsf{Env}(R,F)*(\mathsf{TaskNew} \ {\ \ } \ (\mathsf{t}_n,0) \ \land \ \mathsf{t}_c 
eq \mathsf{t}_n)* lacksquare
         CurT(t_c, \underline{\ }, (R, F), \mathcal{K}_c) * RdyT(t_n, nst, \mathcal{K}_n) * (switch(nil))
            / * saving the in and local registers of current window into stack frame * /
1
2
                                                                      TaskCur, \%1<sub>1</sub>
            . . .
            call
                                                                      reg_save
5
            nop
    get
                                                                      \mathtt{cwp}, \% \mathtt{g}_4
6
7
            rd
                                                                      wim, \%g_7
                                                                      1,\%\mathbf{g}_{6}
8
            set
                                                                      \%\mathbf{g}_6,\%\mathbf{g}_4,\%\mathbf{g}_4
  \mid \exists \, R_0. \, (\mathsf{Env}(R_0,F) \, \wedge \, \mathsf{wptr}(R_0)) * (\mathsf{TaskNew} \, \mapsto (\mathsf{t}_n,0) \, \wedge \, \mathsf{t}_c \neq \mathsf{t}_n) * \blacklozenge (9) * \mid 
         CurT(t_c, R, (R, F), \mathcal{K}_c) * RdyT(t_n, nst, \mathcal{K}_n) * (switch(nil))
\{I(\mathsf{t}_c,R,\mathcal{K}_c)*(\mathsf{TaskNew} \mapsto (\mathsf{t}_n,0) \land \mathsf{t}_c \neq \mathsf{t}_n)*\mathsf{RdyT}(\mathsf{t}_n,\mathit{nst},\mathcal{K}_n)*(\mathsf{switch}(\mathsf{nil}))\}
    Save_Usedwindow:
10
                                                                      \%g_4, 1, \%g_5
            sll
19
            jmp
                                                                      Save_UsedWindow
20
 \left\{ \begin{array}{l} \exists \, R_0. \quad \mathsf{Env}(R_0, \mathrm{nil}) \quad * \, (\mathsf{TaskNew} \mapsto (\mathsf{t}_n, 0) \, \wedge \, \mathsf{t}_c \neq \mathsf{t}_n) * \blacklozenge (1) * \\ \mathsf{CurT}(\mathsf{t}_c, R, (R, \mathrm{nil}), \mathcal{K}_c) * \mathsf{RdyT}(\mathsf{t}_n, \mathit{nst}, \mathcal{K}_n) * \{ \mathsf{switch}(\mathrm{nil}) \} \end{array} \right\} 
  \exists R_0. \, \mathsf{Env}(R_0, \mathrm{nil}) * (\mathsf{TaskNew} \Rightarrow (\mathsf{t}_n, 0) \land \mathsf{t}_c \neq \mathsf{t}_n) * \blacklozenge (1) * (\mathsf{switch}(\mathrm{nil}))
          * TaskCur\mapsto (t<sub>c</sub>, 0) * CurT'(t<sub>c</sub>, R, (R, nil), \mathcal{K}_c) * RdyT(t<sub>n</sub>, nst, \mathcal{K}_n)
    Switch_NewContext:
21
                                                                      \mathsf{TaskCur}, \% \mathbf{1}_0
            set
22
            set
                                                                      TaskNew, \%1<sub>1</sub>
        \mathsf{Env}(\mathit{nst}, \mathsf{nil}) * (\mathsf{TaskNew} \Rightarrow (\mathsf{t}_n, 0) \land \mathsf{t}_c \neq \mathsf{t}_n) * (\mathsf{switch}(\mathsf{nil}))
          *\mathsf{TaskCur} \mapsto (\mathsf{t}_n,0)* \quad \mathsf{CurT'}(\mathsf{t}_c,R,(R,\mathrm{nil}),\mathcal{K}_c) \quad *
        (apply ABSCSQ rule)
  \{\mathsf{Env}(\mathit{nst}, \mathrm{nil}) * (\mathsf{TaskNew} \mapsto (\mathsf{t}_n, 0) \land \mathsf{t}_c \neq \mathsf{t}_n) * (\!\!\mid \perp \!\!\mid )
         *\mathsf{TaskCur} \mapsto (\mathsf{t}_n,0) * \mathsf{RdyT}(\mathsf{t}_c,R,\mathcal{K}_c) *
                                                                                                   (\exists \mathcal{K}'. \mathsf{RdyT}(\mathsf{t}_n, \mathit{nst}, \mathcal{K}'))
                                                                                                                                                                                     (6)
    \mathsf{Env}(\mathit{nst}, \mathsf{nil}) * (\mathsf{TaskNew} \mapsto (\mathsf{t}_n, 0) \land \mathsf{t}_c \neq \mathsf{t}_n) * (\!(\bot)\!)
          *\mathsf{TaskCur} \mapsto (\mathsf{t}_n,0) * (\exists \mathcal{K}'.\mathsf{CurT}'(\mathsf{t}_n,\mathit{nst},\overline{(\mathit{nst},\mathrm{nil})},\mathcal{K}'))
29
          retl
30
            nop
\{a_{post}(\mathsf{t}_c,\mathsf{t}_n,(R,F),\mathcal{K}_c,\mathcal{K}_n)\}
```

Fig.A13. Proof Sketch of the Context Switch Routine

```
st \%l_0, [\%sp + L0_0FFSET]
                                                                   ld [%sp + L0_OFFSET], %1_0
st \%1_1, [\%sp + L1\_OFFSET]
                                                                   ld [%sp + L1_OFFSET], %1_1
st \%1_2, [\%sp + L2\_OFFSET]
                                                                   ld [%sp + L2_OFFSET], %1_2
st \%1_3, [\%sp + L3_0FFSET]
                                                                   ld [%sp + L3_0FFSET], %1_3
st \%1<sub>4</sub>, [\%sp + L4_OFFSET]
                                                                   ld [%sp + L4_OFFSET], %1_4
st \%1_5, [\%sp + L5_0FFSET]
                                                                   ld [%sp + L5_OFFSET], %1_5
st \%1_6, [\%sp + L6\_OFFSET]
                                                                   ld [%sp + L6_OFFSET], %1_6
 st \%1_7, [\%sp + L7\_0FFSET]
                                                                   ld [\%sp + L7_OFFSET], \%1_7
st \%i_0, [\%sp + I0_0FFSET]
                                                                   ld [%sp + IO_OFFSET], %i<sub>0</sub>
st \%i_1, [\%sp + I1_OFFSET]
                                                                   ld [%sp + I1_OFFSET], %i_1
st \%i_2, [\%sp + I2\_OFFSET]
                                                                   ld [%sp + I2_OFFSET], \%i_2
st \%i_3, [\%sp + I3\_OFFSET]
                                                                   ld [%sp + I3_OFFSET], %i<sub>3</sub>
st \%i_4, [\%sp + I4\_OFFSET]
                                                                   ld [\%sp + I4_OFFSET], \%i<sub>4</sub>
 \mathtt{st}~\%\mathtt{i}_5,~[\%\mathtt{sp}+\mathtt{I5\_OFFSET}]
                                                                   ld [%sp + I5_OFFSET], %i_5
st \%i<sub>6</sub>, [\%sp + I6_OFFSET
                                                                   ld [\%sp + I6_OFFSET], \%i<sub>6</sub>
st \%i_7, [\%sp + I7\_OFFSET]
                                                                   ld [%sp + I7_OFFSET], %i<sub>7</sub>
(a) Save local and out into memory
                                                                 (b) Restore local and in from memory
```

Fig.A14. Code for saving and restoring local and in registers

frame list, which is waitting for saving into the stack in memory, is F. The code segment from line 1 to line 5 is responsible for saving the register file R into current task's TCB, and we achieve assertion marked (2).

The codes from line 6 to 20 saves the prefix F of the frame list into current task's stack in memory. After execution of this segment. The part of the frame list, waitting for storing into memory, becomes empty (nil). And the assertion marked (3) holds.

Then, we prove the code block switch\_new\_task, which restores the context nst of the new task  $t_n$ . After executing the codes from line 21 to line 28, the context nst of the new task  $t_n$  is restored (shown as Env((nst, nil))), and the assertion marked 4 holds.

Finally, we apply **ABSCSQ** rule, shown in Fig. 19, to execute the abstract assembly primitive switch, and the assertion marked (5) holds. By applying **RETL** rule shown in Fig. 19, we finish the proof.

Theorem 3.  $\Psi \vdash C_{\text{switch}} : \{\text{SwitchEntry} \leadsto \text{switch}\}.$ 

*Proof.* We unfold  $\Psi \vdash C_{\texttt{switch}}$ : {SwitchEntry  $\leadsto$  switch} according to its definition (in Fig. 19) and we need to prove the following hold:

- $\vdash C_{as} : \Psi$ . The correctness proof of this subgoal can be done by apply Lemma 11.
- wdSpec( $a_{pre}$ ,  $a_{post}$ , switch). The correctness proof of this subgoal can be done by apply Lemma 10.