## **MIPS Instruction Set**

## 32-bit MIPS RISC CPU – 1er Laboratorio de EE604 O-P - Introducción a Microcontroladores – UNI-FIEE 2025-2

| Register Arithn                    | netic Operations (F                | R-format)                                      | 31-26            | 25-21 | 20-16    | 15-11  | 10-6    | 5-0    |
|------------------------------------|------------------------------------|------------------------------------------------|------------------|-------|----------|--------|---------|--------|
| add                                | rd, rs, rt                         | rd = rs + rt (signed)                          | 000000           | rs    | rt       | rd     | 00000   | 100000 |
| addu                               | rd, rs, rt                         | rd = rs + rt (unsigned)                        | 000000           | rs    | rt       | rd     | 00000   | 100001 |
| sub                                | rd, rs, rt                         | rd = rs - rt (signed)                          | 000000           | rs    | rt       | rd     | 00000   | 100010 |
| subu                               | rd, rs, rt                         | rd = rs - rt (unsigned)                        | 000000           | rs    | rt       | rd     | 00000   | 100011 |
| slt                                | rd, rs, rt                         | rd = (rs < rt) ? 1:0 (signed)                  | 000000           | rs    | rt       | rd     | 00000   | 101010 |
| sltu                               | rd, rs, rt                         | rd = (rs < rt) ? 1:0 (unsigned)                | 000000           | rs    | rt       | rd     | 00000   | 101011 |
|                                    |                                    |                                                |                  |       |          |        |         |        |
|                                    | Operations (R-forn                 |                                                | 31-26            | 25-21 | 20-16    | 15-11  | 10-6    | 5-0    |
| and                                | rd, rs, rt                         | rd = rs & rt                                   | 000000           | rs    | rt       | rd     | 00000   | 100100 |
| or                                 | rd, rs, rt                         | rd = rs   rt                                   | 000000           | rs    | rt       | rd     | 00000   | 100101 |
| xor                                | rd, rs, rt                         | rd = rs ⊕ rt                                   | 000000           | rs    | rt       | rd     | 00000   | 100110 |
| nor                                | rd, rs, rt                         | rd = ~(rs   rt)                                | 000000           | rs    | rt       | rd     | 00000   | 100111 |
| 1                                  |                                    |                                                | 24.05            | 25.04 | 20.45    |        | 45.0    |        |
|                                    | erations (I-format)                |                                                | 31-26            | 25-21 | 20-16    |        | 15-0    |        |
| addi                               | rt, rs, const16                    | rt = rs + SignExt(const16)                     | 001000           | rs    | rt       |        | const16 |        |
| addiu                              | rt, rs, const16                    | rt = rs + (0000 <sub>16</sub> ::const16)       | 001001           | rs    | rt       |        | const16 |        |
| slti                               | rt, rs, const16                    | rt = rs < SignExt(const16) ? 1:0               | 001010           | rs    | rt       |        | const16 |        |
| sltiu                              | rt, rs, const16                    | rt = rs < (0000 <sub>16</sub> ::const16) ? 1:0 | 001011           | rs    | rt<br>   |        | const16 |        |
| andi<br>ori                        | rt, rs, const16<br>rt, rs, const16 | rt = rs & (0000 <sub>16</sub> ::const16)       | 001100<br>001101 | rs    | rt<br>rt |        | const16 |        |
|                                    |                                    | rt = rs   (0000 <sub>16</sub> ::const16)       |                  | rs    | rt       |        |         |        |
| xori                               | rt, rs, const16                    | $rt = rs \oplus (0000_{16} :: const16)$        | 001110           | rs    | ΓL       |        | const16 |        |
| Load & Store Operations (I-format) |                                    |                                                | 31-26            | 25-21 | 20-16    |        | 15-0    |        |
| load                               | rt, off16(rs)                      | rt = mem[rs + SignExt(off16)]                  | 100011           | rs    | rt       |        | off16   |        |
| store                              | rt, off16(rs)                      | mem[rs + SignExt(off16)] = rt                  | 101011           | rs    | rt       |        | off16   |        |
|                                    |                                    |                                                |                  |       |          |        |         |        |
| Branch Operat                      | ions (I-format)                    |                                                | 31-26            | 25-21 | 20-16    |        | 15-0    |        |
| beq                                | rs, rt, off16                      | if rs = rt, PC= PC + 4*SignExt(off16)          | 000100           | rs    | rt       |        | off16   |        |
|                                    |                                    |                                                |                  |       |          |        |         |        |
| Jump Operatio                      |                                    | 2                                              | 31-26            |       |          | 25-0   |         |        |
| j                                  | addr26                             | PC= PC[31:28]::addr26::0 <sup>2</sup>          | 000010           |       |          | addr26 |         |        |
| jal                                | addr26                             | r31= PC, PC= PC[31:28]::addr26::0 <sup>2</sup> | 000011           |       |          | addr26 |         |        |
| Jump Operatio                      | n (P format)                       |                                                | 31-26            |       |          | 25-0   |         |        |
| jump Operatio                      |                                    | PC = rs                                        | 000000           | rs    | 00000    | 00000  | 00000   | 001000 |
| Jr                                 | rs                                 | ru-15                                          | 000000           | 15    | 00000    | 00000  | 00000   | 001000 |

## **Assembler Specifics**

## 32-bit MIPS RISC CPU – 1er Laboratorio de EE604 O-P Introducción a Microcontroladores – UNI-FIEE 2025-2

| Organization: | <ol> <li>Each line will contain at most 1 instruction as specified by the Instruction Set table.</li> <li>All operands must be separated by a comma ",".</li> <li>All lines containing an instruction must start with the operand mnemonic. Examples:         <ul> <li>a. YES: add r1, r2, r3</li> <li>b. NO: <space> add r1, r2, r3</space></li> <li>c. NO: <tab> add r1, r2, r3</tab></li> <li>d. NO: / add r1, r2, r3</li> </ul> </li> <li>Comments can be on any line but must be preceded by "//". Examples:         <ul> <li>a. YES: addi r3, r0, 0 //add r0 + 0</li> <li>beq r3, r2, endloopa //branch to endloopa</li> <li>b. YES: //add r0 + 0</li> <li>addi r3, r0, 0</li> <li>//branch to endloopa</li> <li>beq r3, r2, endloopa</li> </ul> </li> </ol>                                                                                    |  |  |  |  |  |
|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Spacing:      | <ol> <li>All operand mnemonics must be followed by a space "" or tab"/t".</li> <li>Additional spacing using "" and "/t" can be included between operands and after the instruction. Examples:         <ul> <li>a. YES: add <space></space></li> <li>b. YES: add r1,</li> <li>c. YES: add r1,</li> <li>d. NO: <space> add r1,</space></li> <li>r2,</li> <li>space r3,</li> <li>r2, endloopa addi r4,</li> <li>r0, 0 endloopa: addi r3,</li> <li>r2, r4</li> </ul> </li> <li>Branch/Jump instructions will accept any of the following input formats for the offset/address (immediate values must be in decimal):         <ul> <li>a. YES: beq r1, r2, label</li> <li>b. YES: beq r1, r2, 46</li> <li>c. YES: beq r1, r2, 7</li> <li>d. YES: j label</li> <li>e. YES: j label</li> <li>e. YES: j label</li> <li>e. YES: j label</li> </ul> </li> </ol> |  |  |  |  |  |