# Arm<sup>®</sup> AMBA<sup>®</sup> TLM 2.0 Library Developer Guide



# Arm AMBA TLM 2.0 Library Developer Guide

Copyright © 2019 Arm. All rights reserved.

#### **Release Information**

The following changes have been made to this book.

Change history

| Date         | Issue   | Confidentiality  | Change        |
|--------------|---------|------------------|---------------|
| January 2019 | 1000-00 | Non-Confidential | First release |

#### **Non-Confidential Proprietary Notice**

This document is protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arm. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use

the information for the purposes of determining whether implementations infringe any third party patents.

THIS DOCUMENT IS PROVIDED "AS IS". ARM PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE DOCUMENT. For the avoidance of doubt, Arm makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights.

This document may include technical inaccuracies or typographical errors.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARM BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARM HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arm's customers is not intended to create or refer to any partnership relationship with any other company. Arm may make changes to this document at any time and without notice.

If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arm, then the click through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the Agreement shall prevail.

The Arm corporate logo and words marked with ® or TM are registered trademarks or trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arm's trademark usage guidelines at http://www.arm.com/company/policies/trademarks

Copyright © 2019 Arm or its affiliates. All rights reserved.

Arm Limited. Company 02557590 registered in England.

110 Fulbourn Road, Cambridge, England CB1 9NJ.

LES-PRE-20348

#### **Confidentiality Status**

This document is Non-Confidential. The right to use, copy and disclose this document may be subject to license restrictions in accordance with the terms of the agreement entered into by Arm and the party that Arm delivered this document to.

#### **Product Status**

The information in this document is final, that is for a developed product.

#### **Web Address**

http://www.arm.com

# Contents

# **Arm AMBA TLM 2.0 Library Developer Guide**

|           | Pref         | face                        |      |  |  |
|-----------|--------------|-----------------------------|------|--|--|
|           |              | About this book             | viii |  |  |
|           |              | Feedback                    | x    |  |  |
| Chapter 1 | AME          | BA TLM 2.0 library overview |      |  |  |
| -         | 1.1          | Header file structure       | 1-2  |  |  |
|           | 1.2          | Socket types                |      |  |  |
| Chapter 2 | AXI4         | 4 protocol                  |      |  |  |
| -         | 2.1          | Clocking                    | 2-2  |  |  |
|           | 2.2          | Phases                      |      |  |  |
|           | 2.3          | ACE WACK and RACK signals   | 2-6  |  |  |
| Chapter 3 | AXI4 payload |                             |      |  |  |
| •         | 3.1          | Payload generation          | 3-2  |  |  |
|           | 3.2          | Payload basic fields        |      |  |  |
|           | 3.3          | Helper functions            |      |  |  |
|           | 3.4          | Data and responses          |      |  |  |
|           | 3.5          | Beat level data processing  |      |  |  |
|           | 3.6          | Signal level support        |      |  |  |
|           | 3.7          | Payload propagation         |      |  |  |
|           | 3.8          | Advanced payload fields     |      |  |  |
|           | 3.9          | Extension system            |      |  |  |
|           |              |                             |      |  |  |

# **Preface**

This preface introduces the  $Arm^{\otimes}$   $AMBA^{\otimes}$  TLM 2.0 Library Developer Guide. It contains the following sections:

- About this book on page viii
- Feedback on page x.

#### About this book

This developer guide describes a C++ library of *Transaction-Level Modeling* (TLM) 2.0-compatible type definitions for modeling AMBA AXI4 and ACE ports on SystemC models with approximate and cycle-accurate timing requirements.

#### Intended audience

This document is written for experienced hardware and software developers to aid the development of TLM 2.0 compatible models that communicate over AMBA AXI buses.

You must be familiar with:

- The basic concepts of C++ such as classes and inheritance.
- SystemC and TLM 2.0 standards.
- TLM 2.0 Generic Protocol payloads and phases and TLM 2.0 sockets and the motivations for the form of those mechanisms.
- The general principles of the AMBA AXI.

#### Using this book

This document is organized into the following chapters:

#### Chapter 1 AMBA TLM 2.0 library overview

Read this for a library overview of the C++ classes.

#### Chapter 2 AXI4 protocol

Read this for a description of the AXI4 Protocol.

#### Chapter 3 AXI4 payload

Read this for a description of the AXI4 Payload.

#### **Glossary**

The Arm® Glossary is a list of terms used in Arm documentation, together with definitions for those terms. The Arm® Glossary does not contain terms that are industry standard unless the Arm meaning differs from the generally accepted meaning.

See Arm® Glossary http://infocenter.arm.com/help/topic/com.arm.doc.aeg0014-/index.html.

#### **Typographical conventions**

The typographical conventions are:

italic Highlights important notes, introduces special terminology, denotes

internal cross-references, and citations.

bold Highlights interface elements, such as menu names. Denotes signal

names. Also used for terms in descriptive lists, where appropriate.

monospace Denotes text that you can enter at the keyboard, such as commands, file

and program names, and source code.

monospace Denotes a permitted abbreviation for a command or option. You can enter

the underlined text instead of the full command or option name.

monospace italic Denotes arguments to monospace text where the argument is to be

replaced by a specific value.

monospace bold Denotes language keywords when used outside example code.

< and > Enclose replaceable terms for assembler syntax where they appear in code

or code fragments. For example:

MRC p15, 0 <Rd>, <CRn>, <CRm>, <Opcode\_2>

SMALL CAPITALS Used in body text for a few terms that have specific technical meanings,

that are defined in the *Arm Glossary*. For example, IMPLEMENTATION DEFINED, IMPLEMENTATION SPECIFIC, UNKNOWN, and UNPREDICTABLE.

## **Additional reading**

This section lists related publications by Arm<sup>®</sup> and by third parties.

See Infocenter http://infocenter.arm.com for access to Arm documentation.

#### **Arm publications**

The book contains information that is specific to this product. The following publications provide reference information about the Arm architecture:

- Arm® AMBA® AXI Protocol Specification, AXI3, AXI4, and AXI4-Lite ACE and ACE-Lite (ARM IHI 0022).
- Arm® Architecture Reference Manuals http://infocenter.arm.com/help/topic/com.arm.doc.set.architecture/index.html.

#### Other publications

This section lists relevant documents published by third parties.

For additional information on the Accellera Systems Initiative, see Accellera http://www.accellera.org.

The following publication provides reference information about the SystemC and TLM 2.0 standards:

• IEEE Std 1666-2011, *IEEE Standard for Standard SystemC Language Reference Manual*, January 2012.

# **Feedback**

Arm welcomes feedback on this product and its documentation.

# Feedback on this product

If you have any comments or suggestions about this product, contact your supplier and give:

- The product name.
- The product revision or version.
- An explanation with as much information as you can provide. Include symptoms and diagnostic procedures if appropriate.

#### Feedback on content

If you have comments on content then send an e-mail to errata@arm.com. Give:

- The title.
- The number, 101459\_1000\_00.
- The page numbers to which your comments apply.
- A concise explanation of your comments.

Arm also welcomes general suggestions for additions and improvements.

# Chapter 1 **AMBA TLM 2.0 library overview**

This chapter describes a library overview of C++ classes which allow approximately-timed and cycle-accurate AMBA AXI4 and ACE ports to be modeled and simulated as part of SystemC models. It contains the following sections:

- *Header file structure* on page 1-2.
- *Socket types* on page 1-3.

# 1.1 Header file structure

The Arm Performance Modeling TLM library is provided as a pre-compiled binary library and several C++ header files defining:

- · Payload types.
- Communication phases.
- Base socket definitions.
- Types to identify the protocol that is used at particular sockets.

Table 1-1 shows the header files provided.

Table 1-1 AXI header files

| Header file        | Contents                                                                                                                                                                                                                                                                            |
|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| arm_axi4.h         | This file includes all the header files that are required to model AMBA AXI4.                                                                                                                                                                                                       |
| arm_axi4_payload.h | This file consists of the constituent types that are required to describe a data transaction and control payload for AXI4. The payload types are described in Chapter 3 AXI4 payload.                                                                                               |
| arm_axi4_phase.h   | This file consists of the phase type that is used to describe events in AXI4 for approximately-timed and cycle-accurate modeling. This type is described in the context of the protocols they form in <i>Phases</i> on page 2-3.                                                    |
| arm_axi4_socket.h  | This file consists of base socket definitions for master and slave TLM 2.0 sockets and AXI ports. These definitions are described in <i>Socket types</i> on page 1-3.                                                                                                               |
| arm_tlm_helpers.h  | This file consists of miscellaneous helper type definitions that are used by other header files.                                                                                                                                                                                    |
| arm_tlm_protocol.h | This file consists of an enumeration of the varieties of AXI supportable by a socket.                                                                                                                                                                                               |
| arm_tlm_socket.h   | This file consists of common base socket definitions that contain protocol and port width definitions for a port. However, these base socket definitions are not committed to a particular payload or protocol. These definitions are described in <i>Socket types</i> on page 1-3. |

# 1.2 Socket types

Base sockets are provided as the types ARM::TLM::BaseSlaveSocket, derived from tlm::tlm\_target\_socket and ARM::TLM::BaseMasterSocket, derived from tlm::tlm\_initiator\_socket. You must derive ports on models from these base sockets.

A single socket models an entire AXI4 port including:

- Address.
- Data.
- Response.
- Snoop.
- ACE WACK and RACK channels.

ARM::TLM::BaseSlaveSocket and ARM::TLM::BaseMasterSocket are templates that must be specialized with the payload type and protocol-defining phase type of the port.

Table 1-2 shows the supported specializations:

**Table 1-2 Supported specializations** 

| Socket types                                                                                                                                                | Applicability   |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| ARM::TLM::BaseSlaveSocket <arm::axi4::protocoltype> ARM::TLM::BaseMasterSocket<arm::axi4::protocoltype></arm::axi4::protocoltype></arm::axi4::protocoltype> | For AXI4 models |

The typesARM::AXI4::BaseSlaveSocket and ARM::AXI4::BaseMasterSocket are provided as a convenience with ARM::AXI4::ProtocolType as their default specialization.

The following subsections describe:

- Socket protocol and port width.
- Binding sockets on page 1-4.
- Supported transport interfaces on page 1-4.
- *Simple sockets* on page 1-5.

# 1.2.1 Socket protocol and port width

In addition to the port name, the two arguments are passed, on construction. Table 1-3 shows the two arguments that configure the expected communications on the port:

Table 1-3 Configuration argument type

| Argument   | Туре               | Meaning                                                                                                                                                                                                                                                                                                       |
|------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| protocol   | ARM::TLM::Protocol | A choice of protocol variant that is expected on the port.                                                                                                                                                                                                                                                    |
| port_width | unsigned           | The width of the data channels of the port in bits. This width must be a power of two and be valid according to the AXI4 <i>Architecture</i> specifications. For more information, see the <i>Arm® AMBA® AXI Protocol Specification</i> , <i>AXI3</i> , <i>AXI4</i> , and <i>AXI4-Lite ACE and ACE-Lite</i> . |

Table 1-4 shows the values that the protocol argument can take:

**Table 1-4 Protocol values** 

| Protocol value        | Short description                                                                                                             |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------|
| PROTOCOL_ACE          | Full ACE with <i>Distributed Virtual Memory</i> (DVM), barriers, snoop channels and ACE <b>RACK</b> and <b>WACK</b> channels. |
| PROTOCOL_ACE_LITE     | ACE-Lite. ACE without snoop channels and RACK and WACK channels.                                                              |
| PROTOCOL_ACE_LITE_DVM | ACE-Lite with extra DVM support.                                                                                              |
| PROTOCOL_AXI4         | AXI4 without any ACE features.                                                                                                |
| PROTOCOL_AXI4_LITE    | AXI4-Lite. AXI with simpler payload options.                                                                                  |

# 1.2.2 Binding sockets

Sockets are bound together as described in the IEEE standard for TLM 2.0 sockets. See IEEE Std 1666-2011, *IEEE Standard for Standard SystemC*<sup>®</sup> *Language Reference Manual*, for more information. ARM::TLM::BaseSlaveSocket and ARM::TLM::BaseMasterSocket overload the member function bind() to try and ensure that the protocol and port width of bound sockets exactly match. Connecting sockets with different protocols or port widths results in a SystemC error.

## 1.2.3 Supported transport interfaces

Only a subset of the interfaces that are provided by tlm::tlm\_fw\_transport\_if and tlm::tlm\_bw\_transport\_if of TLM 2.0 are supported with the protocols described in this document.

The following subsections describe:

- Non-blocking transport.
- Blocking transport.
- *DMI*.
- Debug transport.

#### Non-blocking transport

All sockets support non-blocking forward and backward calls. They are the standard communication method that is used by all protocols that are listed in this document.

### **Blocking transport**

Blocking transport is not supported by the protocols listed in this document.

# DMI

DMI is not supported by the protocols listed in this document.

#### Debug transport

Sockets must implement the transport\_dbg() call. Not all models are capable of dealing with debug transactions correctly and it is always valid for a model to return 0 and so decline to accept debug transactions.

# 1.2.4 Simple sockets

Sockets ARM::TLM::SimpleMasterSocket and ARM::TLM::SimpleSlaveSocket are provided for convenience when implementing non-blocking transport and debug transport using member functions on objects other than sockets. These work in a similar way to tlm\_utils::tlm\_simple\_initiator\_socket and tlm\_utils::tlm\_simple\_target\_socket of TLM 2.0. However, they do not provide any blocking to non-blocking adaptation.

# Chapter 2 **AXI4 protocol**

This chapter provides an overview of the AXI4 protocol. This protocol aims to represent the low-level signaling present in the underlying AXI channels of a port. This protocol enables cycle-accurate models of AXI4 port behavior to be constructed.

It contains the following sections:

- *Clocking* on page 2-2
- *Phases* on page 2-3
- ACE WACK and RACK signals on page 2-6

# 2.1 Clocking

Non-blocking protocol communications are always associated with a clocking regime. Bound sockets must share a clocking regime and that regime must have two distinct alternating periods in each clock cycle. These periods are:

#### Communicate

This occurs when the TLM 2.0 interface calls are made between ports.

#### **Update**

This occurs when the internal state updates in response to communications.

Two periods are required so that all communications in a cycle can be known to have occurred before a state update at the start of the next cycle takes place. There is no requirement for a model to have a free-running clock signal, but it must respect the Communicate and Update clock periods of the model to which it is connected.

Where a free-running clock signal with alternate positive and negative-going events is present, you can implement this clocking model by using those events for Update and Communicate respectively.

Arm requires that at least where a clock signal associated with a socket is present, then no communication must take place where it is triggered by the positive-going event of that clock. Arm recommends that all communication is triggered by the negative-going edge of the clock.

To this end, this developer guide refers to events causing communication as negedge and those causing state update as posedge.

# 2.2 Phases

Each AXI4 port logically consists of a number of AXI channels. The complete set of channels when using full ACE ports are:

- AW.
- W.
- B.
- AR.
- R.
- AC.
- CR.
- CD.WACK.
- RACK.

All channels of a port are modeled with a single TLM 2.0 socket. Each channel has a pair of phase enumeration values from the type ARM::AXI4::Phase representing **VALID** and **READY** signaling on that channel. For example, AW channel has phases AW VALID and AW READY.

With non-blocking communication, AXI channels from master port to slave port, for example, AW, send their VALID event using nb\_transport\_fw() and receive a READY event either as a phase update to an nb\_transport\_fw() call or by making an nb\_transport\_bw() call. AXI channels from slave port to master port, for example, B send VALID with nb\_transport\_bw() and READY with nb\_transport\_fw(). Figure 2-1 shows the AXI Channel State Machine.



Figure 2-1 AXI Channel State Machine

Each AXI channel, other than WACK and RACK, obeys the state machine that is shown in Figure 2-1 on page 2-3. From state CLEAR, sending a VALID phase is analogous to raising a VALID signal on an AXI channel. The port receiving the VALID phase call can then respond with READY, for example, AW\_VALID is responded to with AW\_READY, which is analogous to the READY signal being observed after a raised VALID signal.

READY is communicated by either changing the passed phase during the nb\_transport\_fw and bw() call (phase to READY) and returning with tlm::TLM\_UPDATED, or by responding later in the opposite direction with a READY phase. These two options are shown on Figure 2-1 on page 2-3 as transitions from CLEAR to ACK and REQ respectively. Responding immediately with READY indicates that the AXI channel communication has been accepted in the same cycle as the VALID was presented. Responding later can indicate same-cycle READY, where a model can generate the required response function call before posedge, or where the response is in a difference cycle, after the next posedge, it indicates a delayed READY.

Transition from the ACK state back to CLEAR in Figure 2-1 on page 2-3 only happens when the next posedge period passes. This restriction ensures that no more than one handshake takes place on each AXI channel in each clock cycle. Where a free-running clock is not present, this restriction must still be kept. Do this by ensuring that the next update period in the agreed clocking regime has passed before a next VALID phase can be sent.

With reference to AXI4, although the Arm® AMBA® AXI Protocol Specification, AXI3, AXI4, and AXI4-Lite ACE and ACE-Lite, allows the **READY** signal to rise before the **VALID** signal has arrived, this library does not model this behavior. So a READY call must only be generated as a response to a received VALID phase. A VALID phase therefore effectively indicates that both **READY** and **VALID** signals are HIGH.



Table 2-1 lists all phases, the direction they must be transmitted, which phases they must be replied with, optionally immediately using tlm::TLM\_UPDATED reply, and the signal-level interpretation of the phase.

Table 2-1 Phase and signal level interpretation

| AXI4<br>channel | ARM::AXI4:: Phase:: | Direction | Replied with (for VALIDs) | Signal-level interpretation |
|-----------------|---------------------|-----------|---------------------------|-----------------------------|
| AR              | AR_VALID            | fw        | AR_READY                  | ARVALID rise                |
| AR              | AR_READY            | bw        | -                         | ARVALID & ARREADY           |
| R               | R_VALID             | bw        | R_READY                   | RVALID rise & !RLAST        |
| R               | R_VALID_LAST        | bw        | R_READY                   | RVALID rise & RLAST         |
| R               | R_READY             | fw        | -                         | RVALID & RREADY             |
| AW              | AW_VALID            | fw        | AW_READY                  | AWVALID rise                |
| AW              | AW_READY            | bw        | -                         | AWVALID & AWREADY           |
| W               | W_VALID             | fw        | W_READY                   | WVALID rise & !WLAST        |
| W               | W_VALID_LAST        | fw        | W_READY                   | WVALID rise & WLAST         |
| W               | W_READY             | bw        | -                         | WVALID & WREADY             |

Table 2-1 Phase and signal level interpretation (continued)

| AXI4<br>channel | ARM::AXI4:: Phase:: | Direction | Replied with (for VALIDs) | Signal-level interpretation |
|-----------------|---------------------|-----------|---------------------------|-----------------------------|
| В               | B_VALID             | bw        | B_READY                   | BVALID rise                 |
| В               | B_READY             | fw        | -                         | BVALID & BREADY             |
| AC              | AC_VALID            | bw        | AC_READY                  | ACVALID rise                |
| AC              | AC_READY            | fw        | -                         | ACVALID & ACREADY           |
| CR              | CR_VALID            | fw        | CR_READY                  | CRVALID rise                |
| CR              | CR_READY            | bw        | -                         | CRVALID & CRREADY           |
| CD              | CD_VALID            | fw        | CD_READY                  | CDVALID rise & !CDLAST      |
| CD              | CD_VALID_LAST       | fw        | CD_READY                  | CDVALID rise & CDLAST       |
| CD              | CD_READY            | bw        | -                         | CDVALID & CDREADY           |
| RACK            | RACK                | fw        | -                         | RACK rise                   |
| WACK            | WACK                | fw        | -                         | WACK rise                   |

The AXI4 data-passing channels R, W, and CD, have an extra VALID\_LAST phase which indicates that a data beat is the last one of that burst. This VALID\_LAST phase must be used with the last beat of a burst on those channels for all burst length. The matching READY phase of VALID\_LAST is the standard READY phase for that AXI channel.

| Note           |      | -    |         |
|----------------|------|------|---------|
| There are no R | EADY | LAST | phases. |

Last beats are marked with different phases to make tracking transition progress easier for ports where there is no requirement to count burst data beats.

# 2.3 ACE WACK and RACK signals

On ACE ports, **WACK** and **RACK** signals indicate that a master has completed a transaction and can be snooped concerning that data. In this library that signal is communicated as a forward call with the phase set to **RACK** or **WACK**. The payload communicated with that call must be the correct payload for the transaction being acknowledged. The receiving port must reply with TLM\_ACCEPTED. The timing requirements of **WACK** and **RACK** are similar to other AXI channels VALID and READY state machine, but without a REQ state.

Separate each call of either **WACK** or **RACK** with a posedge of the clock signal to allow the channel to return to the CLEAR state.

# Chapter 3 **AXI4 payload**

This chapter describes the single AXI4 payload type that is used by the AXI4 protocol. It is designed for use by a range of abstractions from purely behavioral untimed models, to interfacing with RTL signal level simulations at a signal and cycle-accurate level. It contains the following sections:

- Payload generation on page 3-2.
- Payload basic fields on page 3-3.
- *Helper functions* on page 3-12.
- Data and responses on page 3-13.
- Beat level data processing on page 3-15.
- Signal level support on page 3-17.
- Payload propagation on page 3-19.
- *Advanced payload fields* on page 3-20.
- Extension system on page 3-21.

# 3.1 Payload generation

Payloads are reference-counted that are managed by a single global payload pool. Local payloads that are allocated on the stack are not permitted and are protected against by the payload having a private constructor.

A new AXI4 payload is constructed by calling ARM::AXI4::Payload::new\_payload() with arguments which are essential for the construction and interpretation of data of the payload. These arguments which are explained in *Payload basic fields* on page 3-3 are:

- command
- address
- size
- len
- burst

Except for the fields that are passed as arguments to the constructor, and unless otherwise stated, newly generated payloads have all other fields set to 0.

The payload is allocated with a reference count of 1. You can increment and decrement the reference count of the payload by using the ref() and unref() functions respectively. It is the duty of the model that called the constructor to unref() the payload when it is no longer holding any pointers to it. All models which keep a pointer to a payload must ref() the payload and unref() it when the pointer is discarded.

# 3.2 Payload basic fields

The payload can represent any AXI4 transaction. The fields that it contains use the same enumeration encodings as the hardware implementation as listed in the *Arm*<sup>®</sup> *AMBA*<sup>®</sup> *AXI Protocol Specification, AXI3, AXI4, and AXI4-Lite ACE and ACE-Lite.* These fields are:

- Command.
- *Len* on page 3-4.
- Size on page 3-4.
- Burst on page 3-4.
- *Address* on page 3-5.
- *ID* on page 3-5.
- *Lock* on page 3-5.
- *Cache* on page 3-6.
- *Prot* on page 3-6.
- *QoS* on page 3-7.
- *Region* on page 3-7.
- *User* on page 3-7.
- *Snoop* on page 3-8.
- *Domain* on page 3-8.
- *Bar* on page 3-8.
- *Unique* on page 3-9.
- *Atop* on page 3-9.
- *VMID Extension* on page 3-9.
- Stash NID on page 3-10.
- Stash NID Valid on page 3-10.
- Stash LPID on page 3-10.
- Stash LPID Valid on page 3-11.
- *Resp* on page 3-11.

#### 3.2.1 Command

This field consists of the following:

Name: command

Type: ARM::AXI4::Command

Getter: Command get command() const

**Settler:** N/A (fixed at payload construction)

RTL signals: N/A (not communicated as a signal)

**Default value:** N/A (set by the constructor)

The Command field indicates on which AXI address channel the transaction was initiated, that is, AR, AW or AC. It is set during payload construction and cannot be altered after construction. You can also derive this information from the AXI channel which corresponds to the phase accompanying the payload. But it is also carried in the payload as a convenience.

#### 3.2.2 Len

This field consists of the following:

Name: len

Type: uint8\_t

Getter: uint8\_t get\_len() const

**Settler:** N/A (fixed at payload construction)

RTL signals: ARLEN, AWLEN

**Default value:** N/A (set by the constructor)

The Len field indicates the burst length of the transaction. It is set during payload construction and cannot be altered after construction. The beat count for a transaction is equal to len+1. This encoding matches that of **ARLEN** and **AWLEN** signals. Although, in RTL, the number of data beats of a snoop transaction is implicitly defined by the cache line length and data channel width, when constructing an Arm TLM snoop payload, the Len field must be set to match the number of data beats the transaction could potentially return, that is, set to number\_of\_beats-1.

#### 3.2.3 Size

This field consists of the following:

Name: size

**Type:** ARM::AXI4::Size

Getter: Size get\_size() const

**Settler:** N/A (fixed at payload construction)

RTL signals: ARSIZE, AWSIZE

**Default value:** N/A (set by the constructor)

The Size field indicates the size of each data beat. It is set during payload construction and cannot be altered after construction. The enumeration encodes the range of allowed beat size that is, 1 to 128, and matches that used by the **ARSIZE** and **AWSIZE** signals. The enumeration uses the beat size in bytes. For example, 128-bit wide transactions must set size to SIZE\_16. The beat element size in bytes can be calculated using 1 << size. In snoop operations, this field must be set to the width of the data channel the transaction is operating across.

#### 3.2.4 Burst

This field consists of the following:

Name: burst

Type: ARM::AXI4::Burst

Getter: Burst get burst() const

**Settler:** N/A (fixed at payload construction)

RTL signals: ARBURST, AWBURST

**Default value:** N/A (set by the constructor, defaults to INCR if not specified)

The Burst field indicates the burst type of the transaction. It is set during payload construction and cannot be altered after construction. The enumeration matches that used by the **ARBURST** and **AWBURST** signals. The burst field is optional in the new\_payload constructor and defaults INCR. The field is only relevant in read and writes operations. In snoop operations the field must be ignored and set to INCR.

#### 3.2.5 Address

This field consists of the following:

Name: address

Type:

**Getter:** uint64 t get address() const

**Settler:** void set\_address(uint64\_t new\_address)

uint64 t

RTL signals: ARDDR, AWDDR, ACADDR

**Default value:** N/A (set by the constructor)

The Address field indicates the address of the transaction. It is set during payload construction and can be altered after construction unless the change alters the interpretation of a wrapping burst beat orderings. The field matches that used by the **ARADDR**, **AWADDR**, and **ACADDR** signals.

In fixed and incrementing burst transactions, the address refers to the base address of the memory accessed. In wrapping bursts, the address points to the critical beat of the transaction. For functional memory models, it is the base address that is relevant to the operation and this is extractable by using the <code>get\_base\_address()</code> function. In wrapping burst transactions parts of the address determine the data beat ordering and so setting the address must only be performed if it does not affect these bits. To test whether an address is valid, mask both new and old addresses with <code>payload>get\_len() << payload>get\_size()</code> and compare them.

#### 3.2.6 ID

This field consists of the following:

Name: id

**Type:** uint32\_t

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: ARID, RID, AWID, BID

**Default value:** 0

The ID field indicates the ID of the transaction. It is set to 0 at payload construction and can be altered after construction. The field is only relevant in read and writes operations. In snoop operations, this field must be ignored.

#### 3.2.7 Lock

This field consists of the following:

Name: lock

Type: ARM::AXI4::Lock

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: ARLOCK, AWLOCK

**Default value:** LOCK NORMAL (0)

The Lock field indicates the exclusiveness of the transaction. The enumeration matches that used by the **ARLOCK** and **AWLOCK** signals. It is set to LOCK\_NORMAL at payload construction and can be altered after construction. The field is only relevant in read and writes operations. In snoop operations, this field must be ignored.

#### 3.2.8 Cache

This field consists of the following:

Name: cache

**Type:** ARM::AXI4::Cache

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: ARCACHE, AWCACHE

**Default value:** CACHE AR DEVICE NB or CACHE AW DEVICE NB (0)

The Cache field indicates the cacheability of the transaction. The enumeration matches that used by the **ARCACHE** and **AWCACHE** signals. It is set to CACHE\_AR\_DEVICE\_NB or CACHE AW DEVICE NB at payload construction and can be altered after construction.

The element is accessible as:

- An integer value.
- An enumeration for read and write transactions.
- A set of bitfields using the CacheBitEnum type allowing access to the individual B, M, A, and AO bits.

The field is only relevant in read and writes operations. In snoop operations, this field must be ignored.

### 3.2.9 Prot

This field consists of the following:

Name: prot

**Type:** ARM::AXI4::Prot

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: ARPOT, AWPROT, ACPROT

**Default value:** PROT\_D\_S\_UP (0)

The Prot field indicates the protection level of the transaction. The enumeration matches that used by the **ARPROT**, **AWPROT**, and **ACPROT** signals. It is set to PROT\_D\_S\_UP (data, secure, unprivileged) at payload construction and can be altered after construction. The element is accessible as an integer value, an enumeration, and as a set of bitfields using the ProtBitEnum type allowing access to the individual P, NS and I bits.

#### 3.2.10 QoS

This field consists of the following:

Name: qos

Type: uint8\_t

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: ARQOS, AWQOS

**Default value:** 0

The QoS field indicates the quality-of-service value of the transaction. It is set to 0 at payload construction and can be altered after construction. The field is only relevant in read and writes operations. In snoop operations, this field must be ignored.

#### 3.2.11 **Region**

This field consists of the following:

Name: region

Type: uint8\_t

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: ARREGION, AWREGION

**Default value:** 0

The Region field indicates the region of the transaction. It is set to 0 at payload construction and can be altered after construction. The field is only relevant in read and writes operations. In snoop operations, this field must be ignored.

#### 3.2.12 User

This field consists of the following:

Name: user

**Type:** uint64\_t

Getter: N/A (directly accessible)
Settler: N/A (directly accessible)

RTL signals: ARUSER, RUSER, AWUSER, WUSER, BUSER

**Default value:** 0

The User field indicates the user-defined signaling of the transaction. It is set to 0 at payload construction and can be altered after. The field is only relevant in read and writes operations. In snoop operations, this field must be ignored.

## 3.2.13 Snoop

This field consists of the following:

Name:

Type: ARM::AXI4::Snoop

Getter: N/A (directly accessible) Settler: N/A (directly accessible)

RTL signals: ARSNOOP, AWSNOOP, ACSNOOP

**Default value:** SNOOP AW WRITE NO SNOOP or SNOOP AR READ NO SNOOP or

SNOOP AC READ ONCE (0)

The Snoop field indicates the transaction coherency type. The enumeration matches that used by the ARSNOOP, AWSNOOP, and ACSNOOP signals. It is set to NO\_SNOOP at payload construction and can be altered after construction.

#### 3.2.14 Domain

This field consists of the following:

Name: domain

ARM::AXI4::Domain Type:

**Getter:** N/A (directly accessible)

Settler: N/A (directly accessible)

RTL signals: ARDOMAIN, AWDOMAIN

**Default value:** DOMAIN NSH(0)

The Domain field indicates the shareability domain of the transaction. The enumeration matches that used by the **ARDOMAIN** and **AWDOMAIN** signals. It is set to DOMAIN NSH, which is not shared at payload construction and can be altered after construction. This field is only relevant in read and writes operations. In snoop operations, this field must be ignored.

#### 3.2.15 Bar

This field consists of the following:

Name: har

Type: ARM::AXI4::Bar

Getter: N/A (directly accessible)

Settler: N/A (directly accessible)

RTL signals: ARBAR, AWBAR

**Default value:** BAR NORM (0) The Bar field indicates whether the operation is a barrier transaction. The enumeration matches that used by the **ARBAR** and **AWBAR** signals. It is set to BAR\_NORM, which is normal access, at payload construction and can be altered after construction. This field is only relevant in read and writes operations. In snoop operations, this field must be ignored.

#### 3.2.16 Unique

This field consists of the following:

Name: unique

Type: bool

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: AWUNIQUE

**Default value:** false

The Unique field is used with various write transactions to improve the operation of lower levels of the cache hierarchy. It is set to false at payload construction and can be altered after construction. This field is only relevant in writes operations. In read and snoop operations, this field must be ignored.

#### 3.2.17 Atop

This field consists of the following:

Name: atop

Type: ARM::AXI4::Atop

**Getter:** N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: AWATOP

**Default value:** false

The Atop field is used by atomic operations. It is set to ATOP\_NON\_ATOMIC at payload construction and can be altered after construction. This field is only relevant in writes operations. In read and snoop operations this field must be ignored.

#### 3.2.18 VMID Extension

This field consists of the following:

Name: vmid\_ext

Type: uint8\_t

Getter: N/A (directly accessible)
Settler: N/A (directly accessible)

RTL signals: ARVMIDEXT, ACVMIDEXT

**Default value:** 0

The *Virtual Memory ID* (VMID) extension field indicates the high-order bits of the VMID used in *Distributed Virtual Memory* (DVM) transactions. It is set to 0 at payload construction and can be altered after. The field is only relevant in DVM carrying read and snoop operations. In write operations this field must be ignored.

#### 3.2.19 Stash NID

This field consists of the following:

Name: stash\_nid

**Type:** uint16\_t

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: AWSTASHNID

**Default value:** 0

The Stash NID field indicates the node identifier of the physical interface that is the target interface for the cache stash operation. It is set to 0 at payload construction and can be altered after. The field is only relevant in write operations. In read and snoop operations, this field must be ignored.

#### 3.2.20 Stash NID Valid

This field consists of the following:

Name: stash\_nid\_valid

Type: bool

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: AWSTASHNIDEN

**Default value:** false

The Stash NID Valid field indicates that the Stash NID field is valid and must be used. It is set to false at payload construction and can be altered after. The field is only relevant in write operations. In read and snoop operations, this field must be ignored.

#### 3.2.21 Stash LPID

This field consists of the following:

Name: stash\_lpid

Type: uint8 t

Getter: N/A (directly accessible)
Settler: N/A (directly accessible)

RTL signals: AWSTASHLPID

**Default value:** 0

The Stash LPID field indicates the logical processor subunit that is associated with the physical interface that is the target for the cache stash operation. It is set to 0 at payload construction and can be altered after. The field is only relevant in write operations. In read and snoop operations, this field must be ignored.

#### 3.2.22 Stash LPID Valid

This field consists of the following:

Name: stash\_lpid\_valid

Type: bool

Getter: N/A (directly accessible)

**Settler:** N/A (directly accessible)

RTL signals: AWSTASHLPIDEN

**Default value:** false

The Stash LPID Valid field indicates that the Stash LPID field is valid and must be used. It is set to false at payload construction and can be altered after. The field is only relevant in write operations. In read and snoop operations, this field must be ignored.

# 3.2.23 Resp

This field consists of the following:

Name: resp

**Type:** ARM::AXI4::Resp

**Getter:** Resp get resp() const

**Settler:** void set resp(Resp resp)

RTL signals: RRESP, BRESP, CRRESP

**Default value:** RESP\_OKAY (0)

The Resp field indicates the response status of the transaction. It is set to RESP\_OKAY at payload construction and can be altered after construction. The enumeration matches that used by the **RRESP**, **BRESP**, and **CRRESP** signals with the addition of the RESP\_INCONSISTENT value.

In read operations, each beat can have a different resp value. If resp values for all beats are equal, resp for the whole payload is set to that value. If beat resps are not all equal, the resp field is set to RESP\_INCONSISTENT and the resp values for each beat are accessible with the read\_out\_resps() function that is described in *Read* on page 3-13.

| Note                           | -                      |
|--------------------------------|------------------------|
| Do not set this field to RESP_ | INCONSISTENT directly. |

# 3.3 Helper functions

A number of extra helper functions are provided to aid in working with AXI4 payloads. These functions are:

- get beat count()
- get beat data length ()
- get beats complete ()
- get data length()
- get\_base\_address()

**Function:** get\_beat\_count()

**Prototype:** unsigned get beat count() const

Because the value of the len field within the payload can be counter-intuitive, get\_beat\_count() provides the correct number of data beats for the payload.

**Function:** get\_beat\_data\_length()

**Prototype:** std::size\_t get\_beat\_data\_length () const

The get\_beat\_data\_length () function provides the size (in bytes) of each beat in the payload. Before calling the per beat data copy out functions, a buffer must be allocated of at least the size that is returned by get beat data length().

**Function:** get\_beats\_complete ()

**Prototype:** unsigned get beats complete () const

The get\_beats\_complete() function provides the number of beats of data that has been entered into the payload. Before calling any data copy out functions, get\_beats\_complete() can be used to indicate whether copying the data beat from the payload would result in an error due to the data not yet having been entered into the payload.

Function: get data length()

**Prototype:** std::size\_t get\_data\_length() const

The get\_data\_length() function provides the size (in bytes) of the data payload of the whole transaction. Before calling the data copy out functions, a buffer must be allocated of at least the size that is returned by get\_data\_length().

**Function:** get\_base\_address()

**Prototype:** uint64\_t get\_base\_address() const

In wrapping transactions, the address field specifies an address of the critical beat rather than the base of the transaction. The <code>get\_base\_address()</code> function provides the base address of any transaction performing the appropriate rounding down for wrapping bursts.

#### 3.4 **Data and responses**

Unlike the Generic TLM 2.0 payload, in ARM::AXI4::Payload the data that is carried for the transaction is not directly accessible. Data is accessed through copy in and copy out access functions. Copying out data is only permitted on data that has previously been copied in to the payload.

If the transaction is communicated across a socket as beats, copying out the data of the entire transaction is only permitted when the last data beat has been received. If all data is entered in one function call, the payload must have this data set before communicating the first data beat of the transaction.

#### These functions are:

- Read
- Write
- Snoop on page 3-14

#### 3.4.1 Read

These functions consists of the following:

**Function:** read in

**Prototype:** void read in(const uint8 t\* data, Resp\* resp = NULL)

Copy in the data for a whole read transaction from an array of get data length() bytes. resp is an optional array of per-beat responses get beat count() Resps long. If not provided, the resp value defaults to RESP OKAY.

**Function:** read out

**Prototype:** void read out(uint8 t\* data) const

Copy out the data for a whole read transaction to an array of get\_data\_length() bytes.

**Function:** read out resps

**Prototype:** void read out resps(Resp\* resp) const

Copy out the beat response values for a whole read transaction to an array get beat count() Resps long.

#### 3.4.2 Write

These functions consists of the following:

**Function:** write in

**Prototype:** void write in(const uint8 t\* data, const uint8 t\* strobe = NULL)

Copy in the data for a whole write transaction from an array get\_data\_length() bytes long. An optional array of byte strobes ceil(get data length()/8.0) bytes long can be passed to select which bytes to write. The strobes are organized as one bit per data byte with the lowest bit of byte strobe[0] corresponding to the lowest byte of data. If the strobe is NULL that is, the default value if not specified, then all bytes are written.

**Function:** write\_out

**Prototype:** void write out(uint8 t\* data) const Copy out the data for a whole write transaction into an array get\_data\_length() bytes long. The data strobes are respected and the original values are preserved in the destination for bytes where the strobe is disabled.

Function: write\_out\_strobes

**Prototype:** void write\_out\_strobes(uint8\_t\* strobe) const

Copy out the strobes for a whole write transaction into an array ceil(get data length() / 8.0) bytes long.

## 3.4.3 Snoop

These functions consists of the following:

Function: snoop\_in

**Prototype:** void snoop\_in(const uint8\_t\* data)

Copy in the data for a whole snoop transaction from an array get\_data\_length() bytes long.

Function: snoop\_out

**Prototype:** void snoop out(uint8 t\* data) const

Copy out the data for a whole snoop transaction into an array get\_data\_length() bytes long.

#### 3.5 Beat level data processing

If the transaction is communicated across a socket as beats, it is permissible to enter the data for individual beats before that beat is communicated across the socket. The data of an individual beat can be copied out of the payload when that beat has communicated across the socket. The beat index that is supplied to the copy out access functions is the index of the beat in communication sequence, and not the address sequence.

These functions are:

- Read.
- Write.
- Snoop on page 3-16.

#### 3.5.1 Read

These functions consists of the following:

**Function:** read in beat

**Prototype:** void read\_in\_beat(const uint8\_t\* data, Resp resp = RESP\_OKAY)

Copy in the data for one beat of a read transaction from an array get beat data length() bytes long. The beat response is set to resp. If not provided, resp defaults to RESP OKAY.

**Function:** read out beat

**Prototype:** void read\_out\_beat(unsigned beat\_index, uint8\_t\* data) const

Copy out the data for one beat of a read transaction into an array get beat data length() bytes long. The first beat of a transaction has index 0. Only beats that have already been written into a payload can be read out.

**Function:** read out beat resps

**Prototype:** Resp read out beat resp(unsigned beat index) const

Get the response for one beat of a read transaction. The first beat of a transaction has index 0. Only beats that have already been written into a payload can be copied out.

#### 3.5.2 Write

These functions consists of the following:

**Function:** write in beat

**Prototype:** void write in beat(const uint8 t\* data, const uint8 t\* strobe = NULL)

Copy in the data for one beat of a write transaction. The write strobe is passed as an array ceil(get beat data length() / 8.0) bytes long with the same strobe organization as for write in() but with the lowest strobe bit corresponding to the beat data[0] rather than the whole data of the transaction.

**Function:** write in beat

**Prototype:** void write in beat(const uint8 t\* data, uint64 t strobe)

Copy in the data for one beat of a write transaction where the beat is shorter than 64 bytes long (size <= SIZE 64), strobe encodes the byte strobes for the beat with the lowest bit of strobe being the strobe for data[0].

**Function:** write out beat Prototype: void write out beat(unsigned beat index, uint8 t\* data) const

Copy out the data for one beat of a write transaction to an array <code>get\_beat\_data\_length()</code> bytes long. The first beat of a transaction has index 0. Only beats that have already been written into a payload can be read out.

Function: write\_out\_beat\_strobe

**Prototype:** void write out beat strobe(unsigned beat index, uint8 t\* strobe) const

Copy out the strobes for one beat of a write transaction into an array ceil(get\_beat\_data\_length() / 8.0) bytes long. The first beat of a transaction has index 0. Only beats that have already been written into a payload can have their strobe copied out. The strobes are organized as one bit per data byte with the lowest bit of byte strobe[0] corresponding to the lowest byte of data.

Function: write\_out\_beat\_strobe

**Prototype:** uint64 t write out beat strobe(unsigned beat index) const

Get the strobe for one beat of a write transaction where the beat is shorter than 64 bytes long (get\_size() <= SIZE\_64). The returned strobe is organized with the lowest bit corresponding to the lowest address byte in the beat.

#### 3.5.3 Snoop

These functions consists of the following:

Function: snoop\_in\_beat

**Prototype:** void snoop in beat(const uint8 t\* data)

Copy in the data for one beat of a snoop transaction from an array get beat data length() bytes long.

Function: snoop\_out\_beat

**Prototype:** void snoop\_out\_beat(unsigned beat\_index, uint8\_t\* data) const

Copy out the data for one beat of a snoop transaction into an array get\_beat\_data\_length() bytes long. The first beat of a transaction has index 0. Only beats that have already been written into a payload can have their strobe copied out.

# 3.6 Signal level support

To help with communication between signal level and TLM 2.0 models, a set of functions is provided to propagate data between the payload and raw signal level interfaces.

These functions are:

- Read.
- Write.
- Snoop on page 3-18.

#### 3.6.1 Read

These functions consists of the following:

Function: read\_in\_beat\_raw

**Prototype:** void read in beat raw(Size width, const uint8 t\* data, Resp resp = RESP OKAY)

Copy in the data for one beat of a read transaction that is supplied in raw signal level format. width is the width of the data channel (in bytes) in the signal level implementation of the AXI4 port. data is an array (1 << width) bytes long.

Function: read out beat raw

**Prototype:** void read out beat raw(Size width, unsigned beat index, uint8 t\* data) const

Copy out the data for one beat of a read transaction that is supplied in raw signal level format. width is the width of the data channel (in bytes) in the signal level implementation of the AXI4 port. data is an array (1 << width) bytes long. The first beat of a transaction has index 0. Only beats that have already been written into a payload can be read out.

### 3.6.2 Write

These functions consists of the following:

Function: write in beat raw

**Prototype:** void write\_in\_beat\_raw(Size width, const uint8\_t\* data, const uint8\_t\* strobe)

Copy in the data for one beat of a write transaction that is supplied in raw signal level format. width is the width of the data channel (in bytes) in the signal level implementation of the AXI4 port. data is an array (1 << width) bytes long. The write strobe is passed as an array ceil((1 << width) / 8.0) bytes long with the same strobe organization as for write\_in() but with the lowest strobe bit corresponding to the signal level beat data[0] rather than the whole data of the transaction.

Function: write in beat raw

**Prototype:** void write in beat raw(Size width, const uint8 t\* data, uint64 t strobe)

Copy in the data for one beat of a write transaction that is supplied in raw signal level format where width <= SIZE\_64. width is the width of the data channel (in bytes) in the signal level implementation of the AXI4 port. data is an array (1 << width) bytes long. Strobes are organized with the lowest bit being the strobe for byte data[0].

Function: write out beat raw

**Prototype:** void write\_out\_beat\_raw(Size width, unsigned beat\_index, uint8\_t\* data) const

Copy out the data for one beat of a write transaction that is supplied in raw signal level format. data is an array width bytes long. The first beat of a transaction has index 0. Only beats that have already been written into a payload can have their strobe copied out.

Function: write\_out\_beat\_raw\_strobe

**Prototype:** void write\_out\_beat\_raw\_strobe(Size width, unsigned beat\_index, uint8\_t\* strobe) const

Get the strobe for one beat of a write transaction. width is the width of the data channel (in bytes) in the signal level implementation of the AXI4 port. The write strobe is passed as an array ceil(width / 8.0) bytes long with the same strobe organization as for write\_in() but with the lowest strobe bit corresponding to the lowest data byte of the signal level beat rather than the whole data of the transaction.

Function: write out beat raw strobe

**Prototype:** uint64 t write out beat raw strobe(Size width, unsigned beat index) const

Get the strobe for one beat of a write transaction that is supplied in raw signal level format where width <= SIZE\_64. width is the width of the data channel (in bytes) in the signal level implementation of the AXI4 port. Strobes are organized with the lowest bit being the strobe for byte data[0]. The first beat of a transaction has index 0. Only beats that have already been written into a payload can have their strobe copied out.

### 3.6.3 **Snoop**

Interfacing to the signal level CD AXI channels can be implemented using signal level read functions.

# 3.7 Payload propagation

In a simple system, payloads are generated at the transaction initiator, they are transmitted to the target model which fills in the response fields and passes the payload back to the initiator. In more complex systems, the payload can pass through several models between the initiator and the target. It is legal and encouraged for a module, which only propagates the transaction unchanged, to forward the payload that was received.

Other models must amend the payload before propagating it. A model which receives a transaction over a socket is only permitted to write the data and response fields and only if it is the final target model. These models should not change other fields because the payload can still be in use by other models.

Two methods are provided to enable models to create payloads that are derived from payloads that have been received.

#### 3.7.1 Descend

The descend() function creates a payload and it copies all fields from a previous payload to create a copy of that payload. The function takes the same parameters as new\_payload() and there is no restriction on what kind of payload is generated from the parent. All fields that are not set by the constructor can be altered before propagating just like a new payload. Descend can be called multiple times on a single payload creating multiple derived transactions.

Arm recommends you to use descend when creating derived payloads rather than directly creating payloads. See *UID* on page 3-20 and *Parent* on page 3-20 for features which can help when handling derived payloads. When responses of descended transactions return, it is the job of the model which descended that payload to perform some tasks. These tasks are to copy the response and data from the descended payload to the original before propagating the original back upstream.

#### 3.7.2 Clone

Models such as simple interconnects, address mappers, and other models which change transaction request fields but do not alter the command or the burst qualifications may use the clone() function to create a payload. The function creates a payload that is based on the original, similar to descend(). However, data and response fields of the payload are shared between the cloned payload and the original. The new payload has all fields set to the same values as the original. The following construction time fields cannot be changed:

- command
- size
- len
- burst
- bits of the address

All other fields can be changed before the payload is propagated.

Because the response and data fields are shared, a target model which sets the response and data values of the cloned payload also sets those of the original. For this reason, each payload can be cloned at most once. There is no requirement for the model which cloned the payload to copy the transaction response between the cloned and original.

# 3.8 Advanced payload fields

A number of fields are attached to all payloads to help the programmer working with ARM::AXI4::Payload. These fields have no representation in the signal level implementation and are not expected to have any influence on the behavior of a model.

These fields are:

#### 3.8.1 UID

This field consists of the following:

Name: uid

**Type:** uint64\_t const

Getter: N/A (directly accessible)

**Settler:** N/A (const)

**RTL signals:** N/A (simulation construct)

**Default value:** New unique value to each constructed payload

The UID field is a unique payload ID that you can use to reference a specific payload. It is set to a unique value at payload construction and cannot be altered after construction. The uid is unique for each payload that is constructed and cannot be reused even if a payload is destroyed. The uid is not copied by clone or descend operations and child payloads have a new, unique uid value. The uid of 0 is never allocated to a payload. It can be used as a sentinel value where uids are used as key values outside ARM::AXI4::Payload.

#### 3.8.2 Parent

This field consists of the following:

Name: parent

Type: Payload\* const

Getter: N/A (directly accessible)

**Settler:** N/A (const)

RTL signals: N/A (simulation construct)

**Default value:** NULL (unless descended or cloned)

The Parent field is a pointer to the payload that this payload is descended from. In newly constructed payloads, it is set to NULL unless the payload is constructed by descending or cloning. If this is the case, the parent field is set to point to the original payload. It cannot be altered post payload construction.

Descended and cloned payloads that reference a parent, increment the reference count of that parent, and decrement the parent reference count when they are destroyed. It is always safe to look at the parent of any payload, if it has one, and no manual referencing is required. It is possible to walk up the parent tree to find the original transaction that triggered the current one.

# 3.9 Extension system

The payload extension system allows extra fields to be added to payloads. All payloads have space that is allocated to hold all extensions whether they are set of not.

Values of extensions are copied when a payload is cloned or descended. Extensions are not shared between payloads, even if a transaction is cloned. Changing the value in the clone does not change the value in the original payload. Extension fields in new payloads are cleared to 0. Each extension can be of any object type. If the extension type is a class, the constructor for that class is called upon payload construction, and the copy contractor is called when payloads are descended or cloned.



- Extensions must be declared before any payload object is created.
- Because extensions are typically declared within models, no payloads are created by models before all models in a system are instantiated.

A payload extension handle is a class that provides access to a payload extension value. Constructing the handle during model instantiation adds the extension to the set allocated in payloads, if it has not already been added. The first handle for an extension must be created to register the extension before any payloads are created. Constructing two handles with the same name and type provides accessors to the same extension.

The following example code constructs an extension named CORE ID of type uint32 t:

```
ARM::AXI4::PayloadExtension<uint32 t> core id accessor("CORE ID");
```

Providing a payload to the accessor through the get() function returns a non-const reference to the value for that payload extension. The following example code demonstrates changing an extension value:

```
uint32_t& core_id_value = core_id_accessor.get(&payload);
core id value &= 0xF;
```