Jacob Sickafoose

Lab # 4

Lab Section - 1B

2/14/2020

## **Description** -

For this lab, we were tasked with creating a counter which counts up when you hit the up button, and counts down when you hit the down button. This counter also had to be loadable, using the 16 switches to represent the 16-bits of the counter. There were also small parts like, holding the continuous counter button only counts up until FFFC and there was btnU which only incremented up, once per button press.

## Method -

I started this lab by first implementing the logic for each of the 4-bit counters. I did this by just making a truth table for the output of the 4 flip-flops when either an Up or Dw signal was set to high. These needed to output a UTC and DTC signal when they were at their highest and lowest values. The 4-bit counters finally had to handle replacing the flip-flop values with Din, if LD was high. Next I figured out how to make the 16-bit counter, using 4 of the 4-bit counters. This required utilizing the UTC and DTC signals to tell the next highest bit when to increment, or decrement. I then moved on to the edge detector which used 2 flip-flops to tell when a change from the 0 to 1 state of btnU happened. On the first change of state, it would output high for one clk cycle. Finally, I needed to make the RingCounter, Selector, and hex7seg modules for outputing the 16bit number to all 4 of the 7segment displays. Ring counter just alternated which bit of 4 was high, while selector used that as input to select which 4-bits of the 16-bit number to

upload to the display. This final 4-bit digit of the display was translated to light up the correct segments in hex7seg. The an[3:0] value was also relying on the inverse of the ring counter.

<u>Design</u> -

This is the schematic for my top level:



We had to figure out how to make btnC only increment until the top 14-bits of the Q[15:0] output were 1. This kept it in the range of FFFC - FFFF. We also had to turn on the left, center decimal point when the number was FFFF, and the right center point when the number was 0000. For the 4-bit counters, I used the following equation to give me the input for the flip-flops when Up or Dw were on:

$$D_0\!\!=\!\!Q_0^\wedge Up^\wedge Dw$$

$$D_1 = Q_1^{(Q_0 \& Up)^{(Q_0 \& Dw)}}$$

$$D_3 \!\!=\!\! Q_3 ^{\wedge} \! (Q_0 \! \& Q_1 \! \& Q_2 \! \& Up)^{\wedge} \! (\sim \! Q_0 \! \& \sim \! Q_1 \! \& \sim \! Q_2 \! \& Dw)$$

I did a similar thing with the edge detector. I made the following truth table for the two bit flip-flops, when btn is high:

|       |       | ~Btn  |       | Btn   |       |
|-------|-------|-------|-------|-------|-------|
| $Q_1$ | $Q_0$ | $D_1$ | $D_0$ | $D_1$ | $D_0$ |
| 0     | 0     | 0     | 0     | 0     | 1     |
| 0     | 1     | 1     | 0     | 1     | 1     |
| 1     | 0     | 0     | 0     | 0     | 1     |
| 1     | 1     | 1     | 0     | 1     | 1     |

Where I got the following equations for the D's:

 $D_0 = btn$ 

 $D_1 = Q_0$ 

**Conclusion -**

In order to finish this lab, I had to learn how to use flip-flops, as well as how to string them together for different effects. We had to use them to count, use them to detect edges in alternating signals, and how to make a ring counter with them. The longest part was figuring out how to make the counters and implement their truth table. It took a long time also, to string all the counters together and figure out how to use their UTC and DTC values. The rest was pretty easy to implement. If I had to do this lab again, it would be much better now that I understand how flip-flops work.

## Appendix -

```
module lab4_top(
    input clkin,
    input btnR,
    input btnU,
    input btnD,
    input btnC,
    input btnL,
    input [15:0] sw,
    output [6:0] seg,
    output dp,
    output [3:0] an,
    output [15:0] led
    wire dig_sel;
    wire Dw, OR1, OR2, OR3, UTC, DTC;
    wire [15:0] Q;
    wire [3:0] sel, H;
    wire clk;
    assign led = sw;
    questionMark question (.Q(Q), .btn(btnC), .out(OR1));
    lab4_clks clks (.clkin(clkin), .greset(btnR), .clk(clk), .digsel(dig_sel));
    edgeDetector edgeDetectorUp (.btn(btnU), .clk(clk), .btnOut(OR2));
    edgeDetector edgeDetectorDw (.btn(btnD), .clk(clk), .btnOut(Dw));
    assign OR3 = OR1 | OR2;
    counterUD16L Counter (.clk(clk), .Din(sw), .Dw(Dw), .Up(OR3), .LD(btnL),
 .UTC(UTC), .DTC(DTC), .Q(Q));
    ringCounter RingCounter (.adv(dig_sel), .clk(clk), .sel(sel));
    \verb|selector Selector (.sel(sel), .N(Q), .H(H));|\\
    hex7seg hex7seg (.n(H), .seg(seg));
    assign an = ~sel;
    assign dp = ~(DTC & sel[1] | UTC & sel[2]);
endmodule
 module questionMark (
       input [15:0] Q,
       input btn,
       output out
       );
        assign out = btn&~(&Q[15:2]);
 endmodule
```

```
module edgeDetector(
           input btn,
           input clk,
           output btnOut
           );
           wire [1:0] D;
           wire [1:0] Q;
           assign D[0] = btn;
           assign D[1] = Q[0];
           FDRE #(.INIT(1'b0)) Q0 FF (.C(clk), .R(1'b0), .CE(1'b1), .D(D[0]), .Q(Q[0]));
           FDRE #(.INIT(1'b0)) Q1_FF (.C(clk), .R(1'b0), .CE(1'b1), .D(D[1]), .Q(Q[1]));
           assign btnOut = \sim Q[1] \& Q[0];
  endmodule
module counterUD16L(
    input clk,
input [15:0] Din,
input Dw,
input Up,
    input LD,
output UTC,
output DTC,
     output [15:0] Q
    );
wire [3:0] utc;
wire [3:0] dtc;
    countUD4L count0 (.Up(Up), .Dw(Dw), .LD(LD), .Din(Din(3:0]), .clk(clk), .UTC(utc[0]), .DTC(dtc[0]), .Q(Q[3:0]));

countUD4L count1 (.Up(utc[0])&Up | Up&UTC), .Dw(dtc[0]&Up | Dw&DTC), .Db(LD), .Din(Din(1:4]), .clk(clk), .UTC(utc[1]), .DTC(dtc[1]), .Q(Q[7:4]));

countUD4L count2 (.Up(utc[1]&Up&UTC), .Dw(dtc[0]&dtc[1]&Up&UTC), .Dw(dtc[0]&dtc[1]&up | Dw&DTC), .Db(Di), .Din(Din(1:8]), .clk(clk), .UTC(utc[2]), .DTC(dtc[2]), .Q(Q[1:8]));

countUD4L count3 (.Up(utc[2]&Up&UTC), .Dw(dtc[0]&dtc[1]&dtc[2]&Dw | Dw&DTC), .Db(D), .Din(Din[1:5:12]), .clk(clk), .UTC(utc[3]), .DTC(dtc[3]), .Q(Q[1:12]));
    assign UTC = utc[0]&utc[1]&utc[2]&utc[3];
assign DTC = dtc[0]&dtc[1]&dtc[2]&dtc[3];
```

```
module countUD4L(
    input Up,
    input Dw,
    input LD,
    input [3:0] Din,
    input clk,
    output UTC,
    output DTC,
    output [3:0] Q
    wire [3:0] D;
    assign D[0] = (Q[0]^Up^Dw) &~LD | Din[0]&LD;
    assign D[1] = (Q[1]^{(Q[0] \& Up)^{(\sim Q[0] \& Dw)) \& \sim LD} | Din[1] \& LD;
    assign D[2] = (Q[2]^{(Q[0]&Q[1]&Up)^{(\sim Q[0]&\sim Q[1]&Dw))}&\sim LD \mid Din[2]&LD;
    assign D[3] = (Q[3]^{(Up&Q[2]&Q[1]&Q[0])^{(Dw&~Q[2]&~Q[1]&~Q[0]))} \& LD | Din[3] \& LD;
    FDRE #(.INIT(1'b0)) Q0 FF (.C(clk), .R(1'b0), .CE(1'b1), .D(D[0]), .Q(Q[0]));
    FDRE #(.INIT(1'b0)) Q1 FF (.C(clk), .R(1'b0), .CE(1'b1), .D(D[1]), .Q(Q[1]));
    FDRE #(.INIT(1'b0)) Q2 FF (.C(clk), .R(1'b0), .CE(1'b1), .D(D[2]), .Q(Q[2]));
    FDRE #(.INIT(1'b0)) Q3 FF (.C(clk), .R(1'b0), .CE(1'b1), .D(D[3]), .Q(Q[3]));
    assign UTC = Q[0]&Q[1]&Q[2]&Q[3];
    assign DTC = \sim Q[0] \& \sim Q[1] \& \sim Q[2] \& \sim Q[3];
endmodule
module ringCounter(
   input adv,
   input clk,
   output [3:0] sel
    wire [3:0] D;
   wire [3:0] Q;
// assign D[0] = (Q[0]&~adv) | (Q[3]&adv);
// assign D[1] = (Q[1]&~adv) | (Q[0]&adv);
// assign D[2] = (Q[2]&~adv) | (Q[1]&adv);
// assign D[3] = (Q[3] \& adv) | (Q[2] \& adv);
   FDRE #(.INIT(1'b0)) Q3_FF (.C(clk), .R(1'b0), .CE(adv), .D(Q[2]), .Q(Q[3]));
   assign sel[0] = Q[0];
  assign sel[1] = Q[1];
   assign sel[2] = Q[2];
   assign sel[3] = Q[3];
endmodule
```

```
module selector(
     input [3:0] sel,
      input [15:0] N.
     output [3:0] H
     assign H[2] = (~sel[3]&~sel[2]&~sel[1]&sel[0]&N[2]) | (~sel[3]&~sel[2]&sel[1]&sel[0]&N[6]) | (~sel[3]&sel[2]&~sel[1]&sel[0]&N[10]) | (sel[3]&sel[2]&sel[1]&sel[0]&N[10]) | (sel[3]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&sel[0]&se
endmodule
module m8_1(
        input [7:0] in,
        input [2:0] sel,
        output o
        assign o = ((~sel[2]&~sel[1]&~sel[0]&in[0]) | (~sel[2]&~sel[1]&sel[0]&in[1]) |
        (sel[2]\&vel[1]\&sel[0]\&in[5]) + (sel[2]\&sel[1]\&vel[0]\&in[6]) + (sel[2]\&sel[1]\&sel[0]\&in[7]));
endmodule
module hex7seg(
       input [3:0] n,
       output [6:0] seg
        \verb|m8_1 a(.in(\{1'b0,n[0],n[0],\ 1'b0,\ 1'b0,\ n[0],\ 1'b0,\ n[0]\}),\ .sel(\{n[3],\ n[2],\ n[1]\}),\ .o(seg[0]));
        \verb|m8_1 c(.in(\{1'b1, \neg n[0], 1'b0, 1'b0, 1'b0, 1'b0, \neg n[0], 1'b0\})|, .sel(\{n[3], n[2], n[1]\})|, .o(seg[2]))|; \\
         \label{eq:ma_1} \  \  \text{$\tt m8\_1$ f(.in(\{1'b0,n[0],1'b0,\ 1'b0,\ n[0],\ 1'b0,\ 1'b1,\ n[0]\}),\ .sel(\{n[3],\ n[2],\ n[1]\}),\ .o(seg[5])); $} 
         \label{eq:main_sel} \ m8\_1 \ g(.in(\{1'b0, \sim n[0], 1'b0, \ 1'b0, \ n[0], \ 1'b0, \ 1'b1\}), \ .sel(\{n[3], \ n[2], \ n[1]\}), \ .o(seg[6])); 
endmodule
```



| Ring Counter                            |                         |
|-----------------------------------------|-------------------------|
| adv .aov                                | DOJ= Qo-adv + Qz adv    |
| 0001000001                              |                         |
| 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | DOJ = 0, ~ adv + Qo adv |
| 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |                         |
| 0 01 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0  | DD = 0 2 radu + 0, adv  |
|                                         | D[3] = Q3~adv + Q2 adv  |
|                                         |                         |
| 16 bit Counter when du and UP, Fr       |                         |
| Question Mark 5                         | luo > a ote             |
| Quection Mark                           | 0 0 0 5                 |
|                                         | T                       |
| 1111 111 111 1100                       |                         |
| 1111 1111 1110                          |                         |
|                                         |                         |
|                                         | (76 uy                  |
| Q[15:2] × N                             | 60 14                   |
| X P                                     | 120 re                  |
| Scanned with                            | le for b                |
| Scarned with CamScanner                 | 6676 wy                 |