## **Design Verification Tutorial:**

Building Modular, Reusable, Transaction-Level Testbenches in SystemVerilog

> Tom Fitzpatrick Verification Technologist Mentor Graphics Corp.

2006 MAPLD International Conference Washington, D.C. September 25, 2006

2006 MAPLD International Conference











# You've Seen a Technology Explosion Targeting Verification



Energy from a black hole NCG 4696

- Assertion-based verification
- Functional coverage
- · Constrained-random testing
- Coverage-driven verification
- · Dynamic-formal verification
- Transaction-level verification
- · Model checking
- And more . . .

MAPLD

2006 MAPLD International Conference









## Methodology Basics

- People used to think all they needed for better verification was a faster simulator
- Then they thought they needed new technologies
  - Testbench
  - Assertions
- Now they realize they need to know how to use them effectively
  - This is "Methodology"



MAPLD

2006 MAPLD International Conference

11

Design Verification Tutorial

## What is "Methodology"?



- The study of methods
- A body of practices, procedures, and rules used by those who work in a discipline



- Knowledge of what works and what doesn't
  - Standards enable communication

2006 MAPLD International Conference



# Methodology Lets You Get Information

- If a tree falls in the forest and no one hears it, it does NOT make a sound
- You have to be paying attention
  - Assertions
  - Functional Coverage
  - Scoreboarding
- You have to knock down the right trees
  - Generate interesting stimulus
  - Use the right tools
    - · Directed stimulus
    - Constrained-Random Stimulus
    - · Formal verification



13









## Key Aspects of a Good Methodology

#### Automation

Let the tools do the work

### Observability

- Self-checking is critical
- Automate self-checking and coverage tracking
- Assertion-based Verification

## Controllability

- Make sure you exercise critical functionality
- Constrained-Random stimulus and formal verification automate the control process
- Verification Planning and coordination

#### Reusability

- Don't reinvent the wheel
- Reusability is functionalityand/or protocol-specific
- Reuse is critical across projects, across teams, and across tools

### Measurability

- If you can't measure it, you can't improve it
- Tools automate the collection of information
- Analysis requires tools to provide information in useful ways
- All tools must consistently contribute to measurement and analysis

2006 MAPLD International Conference

16

# Verifying a Design means...

• Showing that a system's behavior matches its designer's intent



## Design vs. Verification

#### Verification:

- A software model of the environment
- Expresses the intended behavior of the design
  - Assertions describe intent declaratively
  - Testbench response checkers and golden models describe intent procedurally
- Gathers *information* to measure progress (i.e. coverage)
- Must interact with design at different levels of abstraction

#### Design:

- · Describes Hardware
- Multiple Abstraction Levels
  - System, RTL, gate

E

2006 MAPLD International Conference

18













## The Verification Plan

- The Verification Plan is a list of questions you need to answer about your design
- What information do you need to answer the questions?
  - Does the design do everything it's supposed to do?
    - Does it work (whatever "work" means)? Is it fast enough?
    - When X happens, will it do Y?
    - Do all that goes in come out when they're supposed to?
    - Does it fully support all bus protocols it's supposed to?
  - Does the design do anything it's *not* supposed to do?
    - Will it recover gracefully if something unexpected happens?
    - Can I be sure it will only do Y when X happens?
  - When have I successfully answered the first two questions?

2006 MAPLD International Conference

25





## Simulation May Not Be Enough

Some blocks are so important they must be verified exhaustively



How long would it take to exhaustively verify in simulation?

2<sup>64</sup> vectors \* 1 vector every μs = 584,941 years

- Formal and simulation complement each other to provide
  - Exhaustive verification
  - Advanced bug finding
  - Coverage improvement
  - Interface compliance

2006 MAPLD International Conference

27

Design Verification Tutorial



# Equivalence vs. Property Checking

- Design A = Design B?
  - Chip level runs
  - Specific Algorithm
  - Explores equivalency of cones of logic between states
- Assertion = Design Behavior?
  - Block level runs
  - Many Algorithms
  - Exhaustive state space exploration of the block

#### **Equivalency Checking**



Pass: Design A = Design B
Fail: Design A != Design B

Debug shows cones of logic that aren't equal

#### **Property Checking**



Proof: Formal Proof for all input conditions Firing: Some condition violates property Debug gives counter example showing firing

2006 MAPLD International Conference

28





## Total Coverage Model

- **Functional** (specification-based)
  - Checks that all functions of the design are tested
  - Created by verification team
  - Makes sure the design does everything it's supposed to do
- Structural (implementation-based)
  - Checks that all corner-cases of the design are tested
  - Created by designers
  - Makes sure the design doesn't do anything it's not supposed to



2006 MAPLD International Conference

## Functional Coverage and **Testbench Automation**

- In a directed test, the coverage points are coded in the test itself
  - Test writer must code each specific scenario to specify intent explicitly
  - Must be able to predict interesting cases in order to code them
  - Doesn't scale well

• With a random test, scenarios cannot be predicted.

Design Verification Tutorial

- Need to track information about what happened
- Support queries to determine if targets were hit
- Intent captured by self-checking/ scoreboard





2006 MAPLD International Conference

# TBA is All About Infrastructure

- Scaffolding around the design
- All the stuff you need to build and verify a design
  - Software
  - Programming-centric view of the intent
- Specified in the verification plan
- Can cost as much or more than the design itself
- Efficiency, Reuse, etc are important
- Must be built from the groundup



MAPLD

III IV

2006 MAPLD International Conference

33































## Methodology is Not Language

- Languages and tools must support a methodology
  - The language does not define the methodology
- The Methodology ties different technologies together effectively
  - Assertion-Based Verification (ABV)
  - Testbench Automation (TBA)
    - Constrained-Random Verification (CRV)
  - Coverage-Driven Verification (CDV)
    - Functional Coverage
    - Code Coverage
  - Transaction-Level Modeling (TLM)

2006 MAPLD International Conference 49 Design Verification Tutorial













# Easing the reg / wire Duality

- Moving from RTL to an instance based description
- Replacing regs with wires
- Bit, logic, and reg types can be assigned as regs or driven by a single instantiation





```
Structures
struct { bit [7:0]
                         opcode;
          bit [23:0]
                         addr;
                         // anonymous structure
                                                 Like in C but without
                                                 the optional structure
                                                   tags before the {
typedef struct { bit [7:0]
                                 opcode;
                  bit [23:0]
                                 addr;
} instruction;
                        // named structure type
instruction IR;
                         // define variable
IR.opcode = 1;
                         // set field in IR
   2006 MAPLD International Conference
                                                 Design Verification Tutorial
```















## Re-Use

- Data Type parameter extends generic capabilities
  - For modules

- A must when using unpacked structs & arrays
- Useful for creating generic code

```
localparam type T = type(i_pkt);
T tmpfifo[7:0];
always_comb
tmpfifo[0] = i_pkt;

Type operator alleviates need for referring to data type by name

2006 MAPLD International Conference

65 Design Verification Tutorial
```

## Macros

- SystemVerilog improves macros
  - Insert macro argument into a string

```
`define ATTR(arg) (*myattr=`"arg`"*)
Source: `ATTR(decl) bit_t flag;
Expanded: (*attr="decl"*) bit_t flag;
```

Create identifiers

```
`define IDENT(arg) inst_``arg
Source: dff #(.T(t_bit))`IDENT(o)(.q(q),.d(d),.clock(clock));
Expanded: dff #(.T(t_bit)) inst_o (.q(q),.d(d),.clock(clock));
```

Extends utility of macros to save typing and promote uniformity

2006 MAPLD International Conference



# SystemVerilog Interfaces



2006 MAPLD International Conference

67

Design Verification Tutorial



```
module memMod(input
                     logic req,
                     bit clk,
                     logic start,
                     logic[1:0] mode,
                     logic[7:0] addr,
              inout logic[7:0] data,
              output logic gnt,
                     logic rdy);
always @(posedge clk)
 gnt <= req & avail;
endmodule
module cpuMod(input bit clk,
                     logic gnt,
                     logic rdy,
              inout logic [7:0] data,
              output logic req,
                     logic start,
                     logic[7:0] addr,
                     logic[1:0] mode);
endmodule
```



2006 MAPLD International Conference

68



#### **Encapsulating Communication Parallel Interface Serial Interface** interface parallel(input bit clk); interface serial(input bit clk); logic data\_wire; logic [31:0] data bus; logic data\_start=0; logic data\_valid=0; task write(input data\_type d); task write(input data\_type d); for (int i = 0; i <= 31; i++) data\_bus <= d; @(posedge clk) begin data\_valid <= 1; if (i==0) data\_start <= 1; @(posedge clk) data\_bus <= 'z; else data\_start <= 0; data valid <= 0; data wire = d[i]; endtask endtask task read(output data\_type d); while (data\_valid !== 1) task read(output data\_type d); @(posedge clk); while (data\_start !== 1) d = data\_bus; @(negedge clk); @(posedge clk) ; for (int i = 0; $i \le 31$ ; i++) endtask @(negedge clk) d[i] <= data\_wire;</pre> endinterface endtask endinterface 2006 MAPLD International Conference Design Verification Tutorial





#### Modports: Importing Tasks From an Interface interface simple\_bus(input bit clk); logic req, gnt; logic [7:0] addr,data; logic [1:0] mode; logic start,rdy; modport slave(input req,addr,mode,start,clk, output gnt, rdy, Import into module that inout data, import task slaveRd(), uses the modport task slaveWr()); Modules using modport initiator(input gnt,rdy,clk, initiator modport output req,addr, can only call these mode, start tasks inout data, import task masterRd(input logic[7:0] raddr), task masterWr(input logic[7:0] waddr)); endinterface 2006 MAPLD International Conference Design Verification Tutorial



### Tasks & Functions in Interfaces

- Allows More Abstract Modeling
  - Transaction can be executed by calling a task without referring to specific signals
  - "Master" module can just call the tasks
- Modports Control Sharing of Methods
  - Methods defined outside a module are "imported" into a module via modport
  - Effectively gives "public" and "private" methods based on whether the module uses the interface or the modport

2006 MAPLD International Conference

75

Design Verification Tutorial



## SystemVerilog Assertions

2006 MAPLD International Conference

76









#### SV Assertions Flexible Use Model Assertions can be module arb (input req, gnt ...); embedded directly in property s1; verilog modules (req && !gnt)[\*0:5] ##1 gnt && req ##1 !req; endproperty PA: assert property (s1); endmodule program verify\_arb; Assertions can be property p1; coded in external @(posedge clk) ((reset == 1) && (mode == 1) files and bound to && (st == REQ) && (!arb) && (foo)) |=> s1; module and/or endproperty instance DA: assert property (p1); endprogram Bind arb arb\_props arb1 (rdy, ack, ...); 2006 MAPLD International Conference Design Verification Tutorial



### Sequential Regular Expressions

- Describing a sequence of events
  - Boolean expressions related over time
- Sequence Concatenation
  - Temporal delay
    - Concatenation character is ##n or ##[n:m]



sequence atest;
@(posedge clk)
 a ##1 b ##4 c ##[1:5] z;
endsequence

2006 MAPLD International Conference

83

Design Verification Tutorial

### Assertions in Formal and Simulation

- Fundamental requirement for common semantics across tools
- Simulation is event-based
  - Subject to race conditions
- Formal (and Synthesis) are cycle-based
  - Clock always wins



In cycle semantics, data is sampled at the beginning of a timestep

This is equivalent to sampling the data at the end of the previous timestep

2006 MAPLD International Conference

84



### Sequences Encapsulate Behavior

· Can be Declared

```
sequence <name>[(<args>)];
   [@(<clocking>)] <sequence>;
endsequence
sequence s1(a,b);
   @(posedge clk) a[*2] ##3 b;
endsequence
```

Sequences Can Be Built From Other Sequences

```
sequence s2; @(posedge clk) c ##1 d;
endsequence
sequence s3; @(posedge clk) s1(e,f) ##1 s2;
endsequence
```

- Operations to compose sequences
  - and, or, intersect, within, throughout

2006 MAPLD International Conference 85 Design Verification Tutorial



#### Sequence Examples **Expression Range Basic Sequence** (a/b/b/b/c) (a)\b\c\ a ##1 <u>b[\*3:4]</u> ##1 c a ##1 b ##1 c ...##1 z Sequence with Delay **Expression Non-Consecutive** "Counting" Repetition $\langle \mathtt{a} \rangle \langle \mathtt{b} \rangle$ a ##1 b <u>##2 c</u> a ##1 b[=2] ##1 c **Expression Repetition Expression "Goto" Repetition** $\langle a \rangle \langle b \rangle \langle b \rangle \langle c \rangle$ $\langle a \rangle ... \langle b \rangle ... \langle b \rangle \langle c \rangle$

a ##1 b[->2] ##1 c

Design Verification Tutorial

a ##1 b[\*3] ##1 c

2006 MAPLD International Conference

### Multiple Clock Support

• Event controls must be specified for each subsequence





2006 MAPLD International Conference 87 Design Verification Tutorial

### **Properties**

property <name>[(<args>)];
[@(<clocking>)] property\_expr>;
endproperty

- Properties specify relationships between boolean expressions, sequences and subordinate properties over time (temporal relationships)
  - Statements of design, protocol, block or interface behavior over time
- Properties can be named and parameterized
- Properties can contain reset conditions (disable iff)
  - Evaluation of property is disabled
- Properties have their own operators
  - Implication (same or next cycle), Not, And, Or, Conditional (if else)
  - Recommend use of implication operators ( | -> , | => ) in properties

```
property rule1 (a, b, c, rst_n);
@(posedge clk) disable iff (!rst_n) a |-> b ##1 c;
endproperty
assert property rule1 (start, we, burst, reset_n);
```

2006 MAPLD International Conference

88



### Property implication

```
sequence_expr |-> [not] sequence_expr
sequence_expr |=> [not] sequence_expr
```

- |-> is overlapping implication
- |=> is non-overlapping implication same as:

```
sequence_expr ##1 `true|-> [not]
sequence_expr
```

 Most commonly used to attach a precondition to sequence evaluation

2006 MAPLD International Conference

89

Design Verification Tutorial



### **SV** Assertion Directives

• assert: Verify that a property holds (matches) assert property (p1)action\_block;

```
action_block ::= [statement] [else statement]
```

- Action block
  - Executes in reactive region
  - Pass statement executes whenever property evaluates true else failure statement executes
    - \$error is called if fail statement is absent
    - Recommend use \$error instead of \$display
- cover: Did a property hold (non-vacuously) at least once

cover property (p1)(statement\_or\_null);

- Statement executes for each match of property
- Can cover a sequence (Recommended)

2006 MAPLD International Conference

90



### Strategies for Adopting ABV

- Specify design intent
  - What I thought I designed
    - Identify high-level elements in your blocks:
      - FIFOs, Arbiters, Memories, FSMs
    - Declarations
    - · Key Operations
      - Put arithmetic overflow on arithmetic ops
      - Guard all module I/O
  - Corner cases
    - Make sure test exercises difficult scenarios
    - Make sure illegal situations are handled correctly
- Specify environment assumptions
  - What other blocks are doing
  - What the testbench *should* be doing
  - Avoid debugging false-negative testbench problems

2006 MAPLD International Conference

91

Design Verification Tutorial



## SystemVerilog Verification Features

2006 MAPLD International Conference

92



### Arrays

- Dynamic sized arrays can be defined
  - Uses the new[ ] operator to size or re-size at runtime

```
int mymemory []  
mymemory = new[64];
mymemory = new[128](mymemory);
int howbig = size(mymemory);
mymemory = new[size(mymemory) + 4] (mymemory);
mymemory.delete; // clear the dynamic array

ddynamic unpacked array

create 64 element array

double array size
preserve existing content

add 4 new elements
```

- Dynamic arrays are always unpacked

2006 MAPLD International Conference 93 Design Verification Tutorial

### MAPLD

### **Associative Arrays**

- · Indexed by content
  - Useful for modeling sparse memories, look-up tables, etc.

datatype array\_id[index\_type];



2006 MAPLD International Conference

### **Associative Arrays**

- Indexed by unspecified index (\*)
  - The array can be indexed by any integral data type
  - 4-state index values containing X or Z are invalid
  - The ordering is unsigned numerical (smallest to largest)
- Indexed by string:
  - Indices can be strings or string literals of any length
  - An empty string "" index is valid
  - The ordering is lexicographical (lesser to greater)
- Indexed by class
  - Indices can be objects of that particular type or derived from that type
  - A null index is valid
  - The ordering is arbitrary but deterministic

2006 MAPLD International Conference

95

Design Verification Tutorial



### Queues

- Analogous to variable-sized unpacked array
  - Grow and shrink automatically
  - Constant time access to the queue's elements
  - Insertion and removal at the beginning and end supported
  - Elements are identified by an index
    - 0 represents the first
    - \$ the last
- Can be manipulated like arrays

2006 MAPLD International Conference

96



### Queues

- Declaration
  - Default size is unbounded

```
int channel [$];
```

- Can be initialized in declaration

```
byte datavalues [$] = '{2h'00, 2h'ff};
```

– Can be bounded by specifying the right index

```
int q16int [$:15]; // queue limited to 16 integers
```

Can be manipulated via array/concatenation syntax

```
q = q[1:$]; // delete first entry
q = q[0:$-1]; // delete last entry
q = {q[0:n-2],q[n:$]}; //delete nth entry
q = {q[0:n-1],a,q[n:$]}; // insert a at q[n]
```

- Built-in methods for push,pop,insert,delete,etc.



2006 MAPLD International Conference

97

Design Verification Tutorial

### Directed vs. Constrained-Random

- Directed tests exercise a specific scenario
  - You direct the test
  - You explicitly orchestrate the interactions
  - It's a random world. What if you miss something?
- Injecting randomness exposes corner cases
- Multiple adoption strategies
  - Basic step: call directed tests in random order
    - Can't assume everything happens out of reset
  - Enhance directed tests to randomize more than just data
  - Build full CRV environment from scratch
- All strategies require functional coverage

✓ Let the Tool Find Cases You Haven't Thought Of

2006 MAPLD International Conference

98



### Terminology

- Pseudo-Random Data Generation
  - Using pseudo-random algorithms to generate "random" (but deterministic) numbers
- Directed Random Testing
  - A directed test in that uses pseudo-random numbers for parameters/data/etc.
  - Write random data to a random address
  - Read back from same address and compare
- Constrained-Random Testing
  - Random numbers are bound by arithmetic relationships to other variables
  - By randomizing high-level data types, the scenario exercised can be randomized as well
  - Randomly perform reads and writes with data and protocol mode dependent on address range

2006 MAPLD International Conference

99

Design Verification Tutorial



### Random Stability

• The Random Number Generator (RNG) generates a pseudo-random sequence of



### Randomization Strategies

- · Depends on your existing strategy and your background
- · Procedural randomization
  - Good for enhancing block-level directed tests
  - Doesn't require a lot of "software" knowledge
  - Limited reuse

| Procedural          | randsequence      | More powerful         |
|---------------------|-------------------|-----------------------|
| tests               | randomizewith     | block-level tests     |
| Directed            |                   | Constrained<br>Random |
| Tightly-constrained | Layer constraints | Declarative tests     |

- Declarative (object-oriented) randomization
  - "Knobs" are built into verification infrastructure
  - Requires investment to take advantage of powerful reuse capabilities

2006 MAPLD International Conference

101

Design Verification Tutorial



### What to Randomize?

- Control
  - instructions
  - operations
  - device configuration
- Data
  - addresses
  - packets (src/dst, payload)
  - parameters
  - transaction types
- Time
  - clock cycles between events
  - how long to run test
- Error injection
  - Make sure the dut responds correctly

- Key is to create constraint sets that thoroughly explore relevant aspects of the design state-space
- Parameterized constraints allow scenarios to be tweaked on the fly

These aspects of a test can be randomized procedurally, or via Object-Oriented mechanisms

2006 MAPLD International Conference

102



## Transaction-Based Verification Interacting with the Design



- Test interacts with design via transactors
  - Transactors convert across abstraction layers
- TBV keeps test focused on what should happen
  - Isolates test from low-level implementation changes
  - Allows randomization of higher-level operations
  - Captures design intent in a more natural form
- Important concept whether using OO or not

2006 MAPLD International Conference

103

Design Verification Tutorial



## Error Injection



- Don't build all possible errors into the transaction descriptor
  - Makes it too big
  - Not reusable
- Inject errors appropriate to the downstream abstraction level of the transactor
- Control ports and callbacks let the test coordinate errors
  - Don't forget to let your scoreboard know when errors are expected

2006 MAPLD International Conference

104



### What is a Random Constraint Solver?

- Declare a set of random variables X, Y, Z
- Declare a set of constraints  $-Y < 42, X \le Y \le Z$
- Find the set of values that meet the given constraints
- Randomly pick solutions



2006 MAPLD International Conference

## Computing the Solution Space



### **Number of Solutions**

Unconstrained  $2^{8+8+8} = 2^{24} = 16,777,216$ 

Y < 42 42\*28+8 = 2,752,512

 $X \le Y \le Z$  $\frac{1}{3}*\frac{1}{2}*2^{24} = 2,796,202$  $2^{4*}2^{8+4+4} = 2^{20} 1,048,576$ X[7:4]=Z[3:0]

2006 MAPLD International Conference

possible solutions that satisfy all constraints X

255,255,255

## Random Variables and the Solution Space



Need to be aware of the complexity of constraints

2006 MAPLD International Conference

107

Design Verification Tutorial



### Solution Space

Implication operator ->

```
rand bit s;
rand bit [2:0] d;
constraint cons { s -> d == 0;}
```

- Constraint reads if "s" is true then d is 0
  - as if "s" determines "d"
  - Actually, -> is bidirectional, s and d are determined together
- Possible 9 values in the solution space are :

- The (s,d) pairs will be (0,0), (0,1), (0,2), (0,3), (0,4), (0,5), (0,6), (0,7) and (1,0)
- Probability of picking s = 1 is 1 in 9
- To keep the solution space the same and pick "s" true with a probability of 50%

constraint cons\_plus {solve s before d;}

2006 MAPLD International Conference

108



### Random Weighted Case

- SystemVerilog allows for a case statement that randomly selects one of its branches
- Each case can have a specific weight which can be numeric or an expression

- Number of choices is static
- Relative probability of each choice can be dynamic

2006 MAPLD International Conference

109

Design Verification Tutorial



### Sequences

- Implemented in a randsequence() block
- Functionality of the sequence block described as a grammar
  - Composed of rules and productions
  - Productions are classified as terminal or non-terminal

- Stream is composed by streaming items



### Generating Test Scenarios

- Random Sequences specify a set of test scenarios that make sense
  - Multiple control mechanisms for production statements
    - · if..else, case, repeat, return, exit
  - Control mechanisms and weights use expressions
    - Can change dynamically during a test
    - Allow test to react to DUT responses or other criteria
- Each "walk" through creates a different test scenario
- Each scenario can be as atomic as you want it
  - Explicit directed test
  - Execute CPU instruction (generate meaningful code structures)
  - Send packet of explicit type (send valid stream of random packets)
- Since it's a procedural statement, randsequence is easily added to existing directed tests

2006 MAPLD International Conference

111

Design Verification Tutorial



### **Specifying Constraints**

SystemVerilog adds in-line constraint

```
initial begin
  for(i=0;i<32;i++) begin
   addr = i;
  data = $random();
  if(addr < 16)
    data[7] = 1'b1;
  do_write(addr,data);
  end
  for(i=0;i<32;i++) begin
  addr = i;
  do_read(addr,data);
  assert(data == exp[i]);
  end
end</pre>
```

2006 MAPLD International Conference

112



## SystemVerilog Testbench Automation

2006 MAPLD International Conference

113

Design Verification Tutorial



### Functional Coverage Analysis

- Coverage analysis depends on what you're looking for
  - Have I exercised all transaction types on the bus?
    - Control-Oriented (in bus monitor)
  - Have I generated packets of every type/length
    - Data-Oriented (in testbench)
  - Did I successfully model all transaction types to every interesting address range?
    - · Combination of control- and data-oriented coverage
- Must be able to assemble a verification infrastructure to gather the information to answer the questions

2006 MAPLD International Conference

114



### SystemVerilog Provides Coverage Tools

- Data-oriented functional coverage
  - covergroup
  - Records data values at interesting times
- · Control-oriented functional coverage
  - cover sequences/properties
  - Concise description of temporal behaviors
- Data- and Control-oriented functional coverage work together
  - Properties detect the temporal activity
  - Covergroup captures transaction attributes
  - SystemVerilog supports communication between them

2006 MAPLD International Conference

115

Design Verification Tutorial



# Data-Oriented Coverage Recording



Transition Coverage: How many times did a==2 after a==1?

Simple Coverage: How many times did a==1?

- Records the values of variables at a particular simulation time
- Usually captured by the testbench
- Many possibilities for analysis

2006 MAPLD International Conference

116



## Data-Oriented Coverage Recording



Cross Coverage: How many times did a==2 while b==1?

- Records the values of variables at a particular simulation time
- Usually captured by the testbench
- Many possibilities for analysis
- The key is to know when to sample the data

2006 MAPLD International Conference

117

Design Verification Tutorial



#### Covergroup 4 address ranges bit [7:0] addr; of interest enum {WRITE, READ} kind; 2 kinds of int dly; transaction covergroup mycov @smp\_event; coverpoint addr {bins a[4] = {[0:31]};} coverpoint kind {bins k[] = {WRITE, READ} **Delay range** Transaction type vs. addr range coverpoint dly {bins d[] = {[1:4]}; (8 bins) addr\_kind: cross addr, kind;← kind\_dly: cross kind, dly; Transaction type vs. delay mycov covgrp = new;

- Automatically samples data values at specified time/event
- Specifies "bins" to count number of samples in a particular value range
- Gives information about the recorded data values
  - You have to know what questions you want to answer
  - Build your covergroup to answer the questions

2006 MAPLD International Conference

118



### Type vs. Instance Coverage

• Type coverage is cumulative for all instances of a covergroup

- c1::a.get coverage();
- Instance coverage is for a particular instance
  - group2.a.get\_inst\_coverage()
- Global cumulative coverage for all covergroup instances
  - \$get\_coverage();

2006 MAPLD International Conference

119

Design Verification Tutorial



### Assertion Hooks for Coverage

- SystemVerilog lets you capture data at critical points within a sequence/property
  - Local variables







### Program Blocks

- Used to encapsulate testbench functionality
- Always a leaf in the hierarchy
- Decouples the verification code from DUT
  - DUT cannot reference anything in program block
  - Program blocks can scope into each other and DUT
- Avoids DUT dependency on TB
- Helps prevent DUT/TB race conditions
- No limit on number of program blocks

2006 MAPLD International Conference

123

Design Verification Tutorial



### Program Blocks

- Allows for code reuse
  - Signal references are local to the ports on the program
  - Gives multiple threads of execution
  - initial and final blocks can be defined
  - Forms heart of the test flow



#### Program Blocks • Simple example program cpu\_test(interface cpu); class intel\_mgmt; // AC Timing Characteristics ... static int t1 = 10; task reset; cpu.Sel = 1 ; cpu.Rd = 1; cpu.Wr = 1; cpu.Data\_drive = 16'hzzzz ; cpu.rst = 0; cpu.rst = 1; # t1; endtask endclass intel\_mgmt the\_CPU = new(); initial begin $\$ write("Starting CPU test\n"); the\_CPU.reset; the\_CPU.write(1, 10); //etcetera end endprogram 2006 MAPLD International Conference Design Verification Tutorial



### **Object-Oriented Programming**

- Organize programs in the same way that objects are organized in the real world
- Break program into blocks that work together to accomplish a task, each block has a well defined interface
- Focuses on the data and what you are trying to do with it rather than on procedural algorithms

- Class A blueprint for a house
  - Program element "containing" related group of features and functionality.
  - Encapsulates functionality
  - Provides a template for building objects
- Object The actual house
  - An object is an instance of a class
- Properties It has light switches
  - Variables specific to the class
- Methods Turn on/off the lights
  - Tasks/functions specific to the class

MAPLD

2006 MAPLD International Conference

127

Design Verification Tutorial

### **Class Basics**

- Class Definitions Contain Data and Methods
- Classes Are Instantiated Dynamically to Create *Objects* 
  - Static members create a single element shared by all objects of a particular class type
- Objects Are Accessed Via Handles
  - Safe Pointers, Like Java
- Classes Can *Inherit* Properties and Methods From Other Classes
- Classes Can Be Parameterized



2006 MAPLD International Conference

128

### The SystemVerilog Class

#### Basic class syntax:

```
class name;
    <data_declarations>;
    <task/function_declarations>;
endclass
```

#### Note:

Class declaration does not allocate any storage

```
class Packet;
  cmd_t Command;
  int Status;
  struct Data;
  function int GetStatus();
    return(Status);
  endfunction
  task SetCommand(input cmd_t a);
    Command = a;
  endtask
endclass
                                           MAPLD
                    Design Verification Tutorial
```

2006 MAPLD International Conference

### **Instantiating SV Classes**

- · Classes are dynamically created objects
  - Every object has a built-in "new()" constructor method
  - Can also create user defined constructor that overloads built-in



### Handling Memory with SV Classes

- Object Destruction/De-allocation done automatically when an object is no longer being referenced
  - NO destructors
  - NO memory leaks
  - NO unexpected side effects
- Automatic garbage collection

```
Packet Pkt1 = new();
Packet Pkt2 = new();
initial begin
...
Send_Pkt( Pkt1 );
...
Send_Pkt( Pkt2 );
...
Pkt1 = null; Pkt2 = null;
end
```



2006 MAPLD International Conference

131

Design Verification Tutorial

### **Extending SV Classes**

- Classes inherit properties & methods from other classes
  - Subclasses can redefine the parent's methods explicitly
  - Allows customization without breaking or rewriting known-good functionality in the parent class





66

### Class Hierarchy

- Class members can be hidden from external access
  - local members can only be referenced from within the class
  - protected members can be referenced from within a subclass
- this pointer refers to current instance
- **super** pointer refers to parent class

```
class Base;
  local int i;
  int a,d;
  protected task set_i(input int i);
   this.i = i;
  endtask
  function new();...endfunction
class Sub extends Base;
  int a;
  function new();
   super.new();...
  endfunction
  task set_a(input int c);
   a = c; super.a = c+1;
   set_i(c);/// inherited method
  endtask
endclass
```

MAPLD

2006 MAPLD International Conference

133

Design Verification Tutorial

### Class Hierarchy

- Class members can be hidden from external access
  - local members can only be referenced from within the class
  - protected members can be referenced from within a subclass
- **this** pointer refers to current instance
- **super** pointer refers to parent class

```
class Base;
  local int i;
  int a,d;
  protected task set_i(input int i);
    this.i = i;
  endtask
  function new();...endfunction
endclass
```

```
class Sub extends Base;
  int a;
  function new();
    super.new();...
  endfunction
  task set_a(input int c);
    a = c; super.a = c+1;
    set_i(c);// inherited
  endtask
endclass
```

```
Sub S = new;
initial begin

S.i = 4; // illegal - i is local to Base
S.set_i(4);// illegal - set_i is protected
S.a = 5; // legal - Base::a is hidden by Sub::a
S.set_a(5);// legal - set_a is unprotected
S.d = 3;// legal - d is inherited from Base
end
```

2006 MAPLD International Conference

134

### Parameterized Classes

- Allows Generic Class to be Instantiated as Objects of Different Types
  - Uses modulelike parameter passing

```
class vector #(parameter int size = 1;);
bit [size-1:0] a;
endclass
vector #(10) vten; // object with vector of size 10
vector #(.size(2)) vtwo; // object with vector of size 2
typedef vector#(4) Vfour; // Class with vector of size 4
```

```
class stack #(parameter type T = int;);
  local T items[];
  task push( T a ); ... endtask
  task pop( ref T a ); ... endtask
endclass
stack i_s; // default: a stack of int's
stack#(bit[1:10]) bs; // a stack of 10-bit vector
stack#(real) rs; // a stack of real numbers
stack#(Vfour) vs; // stack of classes
```

Avoid Writing Similar Code More than Once

2006 MAPLD International Conference

135

Design Verification Tutorial



### Constraints and OOP

• Constraints are part of the OO data model

```
class TBase;
rand*Iggic [3:0] a;
rand logic [3:0] b;

constraint*c1 { a < 4'b1100; }
constraint c2 { b < 4'b1101; }
endclass

Declare random
variables

Declare constraints
```

Layer with inheritance

class TDerived extends TBase;
 constraint c3 { a > b ; }
 constraint c4 { a < b ; }
 constraint c5 { a + b == 4'b1111; }
endclass</pre>

Add additional constraints

Note that c3 and c4 are mutually exclusive

 Change constraints on the fly with constraint mode() and rand mode()

```
TDerived derived = new();
derived.c3.constraint_mode(0); // Turn c3 off
status = randomize(derived); // c1,c2,c4,c5 active
derived.b.rand_mode(0); // Turn b's randomization off
```

2006 MAPLD International Conference

13



### In-line Random Variable Control

- When *randomize()* is called without arguments, only random variables are assigned values
- By providing arguments, only values within the argument list are randomized

```
class packet {
  rand byte src;
  rand byte dest;
  byte payload; //payload is not a random byte
endclass
packet p1 = new;
initial begin
 p1.randomize(); // randomizes src and dest only
p1.randomize(payload); // randomizes payload only
p1.randomize(src,payload); // randomizes src and payload
 p1.randomize();
  pl.randomize(null); // returns function success only
```

2006 MAPLD International Conference

Design Verification Tutorial

Design Verification Tutorial

### **State-Dependent Constraints**

• Constraints based on other values allow expressions to change dynamically

```
class myState;
 bit [7:0] st = 0;
  rand enum kind {READ, WRITE};
 constraint rdfirst {if (st < 10) kind == READ;</pre>
                       else kind == WRITE;}
```

 Constraints can specify FSM-like behavior for random variables

```
class myState
   typedef enum StType {INIT, REQ, RD...};
   rand StType state = INIT;
   StType pstate;
   bit req;
   constraint fsm { if(pstate == INIT) {state == REQ; req == 1;};
                      if(pstate == REQ && rdwr == 1) state == Rd;
                      ...};
 endclass
2006 MAPLD International Conference
```

### **Built-in Methods**

- randomize() automatically calls two built-in methods
  - pre\_randomize(): Called before randomization
  - post\_randomize(): Called after randomization
- These methods can be used as "hooks" for the user to tap to perform operations such as:
  - Setting initial values of variables
  - Performing functions after the generator has assigned random values

2006 MAPLD International Conference

139

Design Verification Tutorial



### pre\_randomize() Method

 Users can override pre\_randomize() in a class to set pre-conditions before the object is randomized

```
Call to parent's
   class MyPacket extends Packet
                                               super.pre_randomize()
                                               must be present, otherwise
     int packet_size;
     rand byte payload [];
                                                 their pre-randomization
                                                processing steps shall be
     function void pre_randomize();
                                                        skipped
       super.pre_randomize();
       packet_size = 10;
                                     //initialize packet_size
       payload = new[packet_size];
     endfunction
   endclass
2006 MAPLD International Conference
                                              Design Verification Tutorial
```

### post\_randomize() Method

• Users can override **post\_randomize()** in a class to perform calculations on generated data, print diagnostics, and check post-conditions



### Virtual Interfaces

- Need a way to connect classes to actual interface signals
- Virtual Interface serves as a pointer to physical interface



### Putting it All Together: The Advanced Verification Methodology

2006 MAPLD International Conference

1/12





# Introducing the Advanced Verification Methodology

- The Open-Source AVM Library The Ingredients
  - Library of modular, reusable verification components
    - Implemented in both SystemVerilog and SystemC
    - Consistent Transaction-Level interfaces with common semantics
  - Infrastructure details built-in so you don't have to worry about them
    - Simple connections between components
    - Controllable, customizable error/message reporting
  - Open-Source means you are free to use them, with full access to all the source code
- The Verification Cookbook The Recipes
  - Open-source runnable examples
    - Illustrate concepts and serve as templates for your use
  - Examples build on previous ones to introduce advanced verification concepts incrementally

2006 MAPLD International Conference

145

Design Verification Tutorial



### Verification Methodology

- Understand the process
  - Compare observed DUT behavior against expected behavior
  - Many ways to specify expected behavior
- Get the ingredients
  - AVM stocks your shelves
  - Basic staples (transactions, stimulus generator, etc.)
  - Application-specific stuff (constraints, coverage, etc.)

- Follow the recipe
  - Assemble the verification components into an environment
  - Generate proper stimulus and automatically check results
  - Gather coverage and track progress
- Presentation
  - Analyze results to identify areas of weakness
  - Tweak constraints to get better coverage



2006 MAPLD International Conference

146

# Key Aspects of a Good Methodology

- Automation
  - Let the tools do the work
- Observability
  - Self-checking is critical
  - Automate self-checking and coverage tracking
  - Assertion-based Verification
- Controllability
  - Make sure you exercise critical functionality
  - Constrained-Random stimulus and formal verification automate the control process

### Reusability

- Don't reinvent the wheel
- Reusability is functionalityand/or protocol-specific
- Reuse is critical across projects, across teams, and across tools

### Measurability

- If you can't measure it, you can't improve it
- Tools automate the collection of information
- Analysis requires tools to provide information in useful ways
- All tools must consistently contribute to measurement and analysis

2006 MAPLD International Conference

147







### **Transactors**

- A Transactor
  - Converts traffic between signal and transaction domains
- A Monitor
  - Converts signal level traffic to a stream of transactions
    - Checks for protocol violations
    - Moves traffic from the design to analysis portion of the TB
- A Driver
  - Is a Transactor that takes an active part in the protocol
    - · Interprets transactions and drives signal level bus
    - · May be bi-directional

### A Responder

- Is the mirror image of a Driver. It plays an active part in the protocol.
  - It identifies a response and forwards it to the slave
  - It takes the response from the slave and applies it to the bus

2006 MAPLD International Conference

151





### Environment

- Stimulus Generator
  - Generates sequences of transactions that are sent into the testbench
  - Generate constrained random stimulus; or
  - Generate directed stimulus
- Master
  - Bi-directional component
  - Initiates activity
- Slave
  - Bi-directional component
  - Response to activity

2006 MAPLD International Conference

153





# Analysis

- Consume transactions from monitors
- Perform data reduction of some sort
- Operate at the transaction level
- Scoreboard
  - Checks the intended functionality of the DUT
- Coverage Collector
  - Counts things

2006 MAPLD International Conference

155





### Control

- Supplies configuration information to verification components
- Schedules the different stimulus generators
- Monitors the functional coverage
  - Are we done?
- Tests the state of the scoreboards
  - To detect functional errors
- Design-specific component

2006 MAPLD International Conference

157

Design Verification Tutorial



### **Design Intent**

- Design representation is well understood...
- How to represent intent?
- Expression of intent must:
  - be easier/faster to build than the design
  - be at a higher abstraction level than the design
  - communicate with the design

2006 MAPLD International Conference

158





- Initiator puts/gets transaction to/from a target
  - Initiator port requires an interface
  - Target export *provides* the implementation of the interface
- Completion Model can be *blocking* or *nonblocking* 
  - Blocking methods may be tasks
  - Nonblocking must be functions



2006 MAPLD International Conference 159 Design Verification Tutorial

### Direction

- Unidirectional Dataflow
  - Choose put, get or peek to move data between Verification Components

- Bidirectional Dataflow layered on top of unidirectional
  - put + get for pipelined buses
  - transport for non pipelined

TLM also has equivalent non blocking APIs for speed

p.put( req );
p.get( rsp );

2006 MAPLD International Conference

160 Design Verification Tutorial









### **TLM Channels**

- tlm fifo
  - unidirectional transactions between free-running independent components
- tlm\_req\_rsp\_channel
  - two back-to-back tlm fifos
  - pipelined or out-of-order protocols
- tlm transport channel
  - tlm\_req\_rsp\_channel with
    fifo size = 1
  - non-pipelined and in-order

```
class tlm_fifo #(type T,
                  int BOUND=1);
  local mailbox #(T) m;
  extern task put(input T t);
  extern task get(output T t);
  extern task peek(output T t);
endclass
class tlm_req_rsp_channel
    #(type REQ, RSP, int BOUND=1);
  tlm_fifo #(REQ, BOUND) req = new();
tlm_fifo #(RSP, BOUND) rsp = new();
endclass
class tlm_transport_channel
    #(type REQ, RSP);
  tlm_fifo #(REQ, 1) req = new();
  tlm_fifo #(RSP, 1) rsp = new();
  task transport(input REQ reqt,
                  output RSP rspt);
    req.put(reqt);
    rsp.get(rspt);
endclass
                                  MAPLD
```

2006 MAPLD International Conference

165

Design Verification Tutorial

### **TLM Channels**



2006 MAPLD International Conference

166







# The Advanced Verification Library

2006 MAPLD International Conference

169

Design Verification Tutorial



### **AVM Components**

- All components are extended from one of two base classes
- avm\_named\_component
  - Maintains name hierarchy based on instantiation
  - Manages hierarchical connections of ports and exports
  - Includes built-in message handling and reporting
- avm\_verification\_component
  - Extended from avm\_named\_component
  - Adds a user-defined run() method
  - Includes process control for suspend, resume, kill
  - Defines static run\_all() method that calls run() on every avm\_verification\_component

2006 MAPLD International Conference

170





### avm\_named\_component

- · Base class from which all components are derived
- Builds static associative array of component names
  - Each child appends its name to that of its parent
  - Name for each component passed in via new()
- Names are used when issuing messages for components



### avm\_named\_component

- Provides hierarchical naming throughout the environment
  - Class instance names are essentially invisible
  - HDL modules have an automatic hierarchy of instance names
  - Need to be able to identify and control specific class instances
    - E.g. for messaging and configuration
  - avm\_named\_component provides a mechanism for instance naming
    - Internally, this is a static associative array indexed by string
    - Since it is static, the list of names is shared by all instances
    - · Important so that instances can be uniquely identified
- Provides the reporting infrastructure
  - Every avm\_named\_component has its own local message handler
  - Together with the naming facilities, provides per-instance configuration of VIP reporting actions
- Provides access to the connectivity infrastructure
- All verification objects are extended from avm named component

2006 MAPLD International Conference

173

Design Verification Tutorial



### avm\_named\_component (Contd.)

- An avm\_named\_component derivative has
  - List of children (which may be empty)
  - A parent (but see avm\_env for caveat)
  - A unique user-defined name
  - Methods to manage connectivity
    - To the children
    - Imports and exports of the TLM interfaces
- There are several methods the user must define
  - Constructor
    - Name and parent are set here
    - · Any children should be initialized
  - connect()
  - export\_connections()
  - import connections()
  - report() (optional definition)

2006 MAPLD International Conference

174



## avm\_named\_component Constructor

- User must define the constructor of avm\_named\_component derivative
  - Also remember to call the parent constructor

### function new(string name, avm\_named\_component parent = null);

- parent is omitted for children of avm env
- otherwise, parent is "this"
- Local instance "name" must be unique

```
class pipelined_bus_hierarchical_monitor extends avm_named_component;
  address_phase_component m_address_component; .
                                                                                Children
  data_phase_component
                           m_data_component;
 function new( string name, avm named component parent = null )
     super.new( name , parent ); // register name and parent
     m_address_component = new("address_component" , this );
                                                                        set name of childen
                          = new("data_component" , this );
     m data component
                                                                        set parent of children to "this"
 endfunction
endclass
 2006 MAPLD International Conference
                                                             Design Verification Tutorial
```

### avm\_named\_component

### Connection methods

- VIP creator must define the connection methods
  - Three different classes of connections
- Function void connect()
  - Connects child ports and exports
- export\_connections()
  - For interfaces *provided* by this VIP
- import\_connections()
  - For interfaces required by this VIP
- Following transactor example illustrates what is required to be defined

2006 MAPLD International Conference

176







### **AVM Transactors**

- AVM includes examples and base classes
  - Users are free to use them as-is or extend them as needed
- avm\_stimulus: Generic constrained-random stimulus generator
  - Uses "factory pattern" to create randomized stimulus
  - User is free to modify and/or extend constraints to guide stimulus
- Scoreboarding
  - avm in order comparator
    - Compares two transaction streams of the same type
  - avm algorithmic comparator
    - Converts one transaction type to another and then compares
- Drivers, responders, monitors
  - Several protocol-specific examples that can be used or extended

2006 MAPLD International Conference

179

Design Verification Tutorial



### **AVM Transactions**

- The avm\_transaction base class is the basis for all transaction objects
  - Requires the user to define transaction-specific methods called by other components
    - convert2string(): generate a string that gets displayed by print()
    - clone(): defines the action to be performed when copying the transaction (handle-only, shallow copy, deep copy, etc.)
    - comp(): defines which fields are relevant when comparing two transaction
  - clone() and comp() methods are used by other AVM components to handle the transaction correctly

2006 MAPLD International Conference

180



### **AVM Transaction Class**

- avm\_transaction class is a base class
  - AVM and TLM libraries needs it and a few methods
  - Required to print, compare and clone transactions
- Transactions are handles
  - Transactions needs to cloned before they are "sent"

### **AVM Environment Class**

- Base avm env class controls the environment
  - Constructor instantiates and 'new's all components
  - virtual do test() method controls building and execution
    - Connects all components, virtual interfaces, etc.
    - Configures components and DUT
    - Starts all avm\_verification\_components
    - · Runs the test
    - · Reports results
    - Stops everything and exits
  - User defines all application-specific behavior by extending the avm\_env class and defining the method bodies

MAPLD

2006 MAPLD International Conference

182

### avm env

```
virtual class avm_env;
virtual task do_test;
    // connect up exports first ( bottom up )
   avm_named_component::export_top_level_connections;
    // then connect "my" children's ports to their siblings' exports
    connect();
    // then propagate port connections down through the
   // hierarchy ( top down )
    avm_named_component::import_top_level_connections;
    configure;
    // execution phases
    avm_verification_component::run_all;
    execute;
    // finish
   report;
    avm_named_component::report_all;
    avm_verification_component::kill_all;
  endtask
```

2006 MAPLD International Conference

183

Design Verification Tutorial



## $avm_env(2)$

```
// connect must be overloaded in any subclass. It connects
 // up the top level objects of the testbench.
 pure virtual function void connect;
 // configure is a function - ie no interaction with the
 // scheduler is allowed.
 virtual function void configure;
   return;
 endfunction
 // The execute task is where stimulus generation is
 // started and stopped, and scoreboards and coverage
 \ensuremath{//} objects are examined from within the testbench, if this
 // is required.
 pure virtual task execute; // execute phase
 // The report function is used to report on the status of
 // the avm_env subclass at the end of simulation.
 virtual function void report;
   avm_report_message("avm_env" , "Finished Test");
   return;
 endfunction
endclass
                                                                       MAPLD
     2006 MAPLD International Conference
```

184

### **AVM Messaging**

- Four levels of Severity: MESSAGE, WARNING, ERROR, FATAL
- Four potential actions: DISPLAY, LOG, COUNT, EXIT
  - Actions defined by severity, id, or (severity,id) pair
  - Verbosity argument allows for filtering
  - Actions and verbosity can be defined and overridden hierarchically
- Reporting is built into avm named component
  - All reporting methods can also be called directly

2006 MAPLD International Conference

Design Verification Tutorial

# **AVM** Example • All verification components are classes

- Instantiated within an environment class

- Allocated via avm env.new();



analysis fifo analysis\_fifo Monitor Stimulus tlm\_fifo Drive

2006 MAPLD International Conference





### **OOP** Customization

• This is what Inheritance is for



• Modified behavior lives with the component

2006 MAPLD International Conference 189 Design Verification Tutorial





### avm\_stimulus class

- avm\_stimulus is a generic stimulus generator
  - Also as prototype for other stimulus generators
- Complete with a put port
  - Connects to channels such as tlm\_fifo
- Parameters of sub type avm\_transaction
  - One to define the type of transaction sent out across to the put port
  - Optional class containing constraints / used for generation
    - Basically a sub class of the transaction type
- generate\_stimulus task generates transactions
  - Base type transactions
  - With optional sub class constraints
  - Uncounted or counted
  - Send transactions to the put port

2006 MAPLD International Conference

192



### **AVM Stimulus Generator**

```
class avm_stimulus #( type trans_type = avm_transaction ) extends
avm_named_component;
  tlm_blocking_put_if #( trans_type ) blocking_put_port;
 local bit m_stop = 0;
  virtual task generate_stimulus( trans_type t = null ,
                                  input int max_count = 0 );
    trans_type temp;
   if( t == null ) t = new;
      for( int i = 0;
      (max_count == 0 | | i < max_count) && !m_stop; i++ ) begin</pre>
        assert( t.randomize() );
       blocking_put_port.put( temp );
        end
 endtask
  virtual function void stop_stimulus_generation;
   m_stop = 1;
  endfunction
endclass : avm stimulus
```

2006 MAPLD International Conference

193

Design Verification Tutorial



## Directing Stimulus(1)

• Extend and constrain base transaction

```
class my_env extends avm_env;
  avm_stimulus #(mem_request) m_stimulus = new();

class write_request #( int ADDRESS_WIDTH = 8 , int DATA_WIDTH = 8 )
  extends mem_request #( ADDRESS_WIDTH , DATA_WIDTH );

constraint write_only { this.m_type == MEM_WRITE; }
endclass // write_request

write_request #( ADDRESS_WIDTH , DATA_WIDTH ) m_write_gen = new();

task execute;
  m_stimulus.generate_stimulus( m_write_gen , 10 );
  m_stimulus.generate_stimulus(); // randomize requests
endtask
```

2006 MAPLD International Conference

194



# Directing Stimulus(2) • Define "convenience layer" class my\_env extends avm\_env; class my\_stimulus #(type T = mem\_request) extends avm\_stimulus #(T); task write( input address\_t address , input data\_t data ); request\_t request = new( address , MEM\_WRITE , data ); put\_port.put( request ); endtask endclass my\_stimulus #(mem\_request) m\_stimulus = new(); task execute; m\_stimulus.write( CSR , 16'hA5A5 ); m\_stimulus.write( CIKDIV , 16'h0004 ); m\_stimulus.write( CIKDIV , 16'h0004 ); m\_stimulus.generate\_stimulus(); // randomize requests endtask randomized generation from base class















### Monitors and Assertions

- Module-based monitors are the perfect place to put assertions
  - Assertions can automatically check proper DUT behavior on the interface
  - Assertions can automatically collect coverage information
  - Assertions are not allowed in classes
- AVM Module-based monitors communicate with the rest of the testbench via TLM interfaces
  - Monitors can be protocol checkers and/or transaction monitors
  - Coverage and assertions fully integrated into the testbench
  - Can still be used in formal verification

2006 MAPLD International Conference

203













# RPS – DUT Pins Interface



2006 MAPLD International Conference

209

Design Verification Tutorial



### RPS – DUT Protocol Checkers

```
module rps_checker(rps_dut_pins_if pins_if);
  // 1. RPS and score are never unknown on
      posedge of clk.
  property no_meta;
  @(posedge clk_if.clk) disable iff (clk_if.rst)
    pins_if.go |=>
      $isunknown({pins_if.r,pins_if.s,pins_if.p,
        pins_if.score}) == 0;
  endproperty
  assert_no_meta: assert property (no_meta);
  // 2. Only one of RPS is 1
  property valid_play;
  @(posedge clk_if.clk) disable iff (clk_if.rst)
    pins_if.go |=>
      $countones({pins_if.r,pins_if.s,pins_if.p})
        == 1;
  endproperty
  assert_valid_play: assert property (valid_play);
endmodule
```



2006 MAPLD International Conference

210

```
RPS - Transaction
typedef enum bit[1:0] {IDLE, ROCK, PAPER, SCISSORS} rps_t;
class rps_c extends avm_transaction;
 rand rps_t rps;
  constraint illegal { rps != IDLE; }
  int score;
  function string convert2string;
   return rps.name;
  endfunction
  function bit comp(input rps_c a);
    if (a.rps == this.rps)
      return 1;
    else
      return 0;
  endfunction
  function rps_c clone;
   clone = new;
   clone.rps = this.rps;
  endfunction
endclass
   2006 MAPLD International Conference
                                   211
                                               Design Verification Tutorial
```



# RPS - Driver class rps\_driver extends avm\_verification\_component; tlm\_nonblocking\_get\_if #(rps\_c) nb\_get\_port; rps\_c transaction; virtual rps\_dut\_pins\_if pins\_if; function new(string nm = "", avm\_named\_component p = null); super.new(nm, p); endfunction

### **RPS** - Driver

```
task run;
    {pins_if.r, pins_if.p, pins_if.s} = 3'b000;
    pins_if.go = 0;
    @(negedge pins_if.clk_if.rst);
    forever @(posedge pins_if.clk_if.clk)
      if (nb_get_port.try_get(transaction))
     begin
        pins_if.play = transaction.rps; //Debug.
        {pins_if.r, pins_if.p, pins_if.s} = 3'b000;
        case (transaction.rps)
              ROCK: pins_if.r = 1;
          PAPER: pins_if.p = 1;
SCISSORS: pins_if.s = 1;
        endcase
        pins_if.go = 1;
        @(posedge pins_if.clk_if.clk);
        pins_if.go = 0;
        @(posedge pins_if.clk_if.clk);
        {pins_if.r, pins_if.p, pins_if.s} = 3'b000;
      end
 endtask
endclass
```

2006 MAPLD International Conference

214





```
RPS - Coverage
class rps_coverage
     extends avm_verification_component;
   local analysis_fifo #(rps_c) fifo1, fifo2;
   analysis_if
                        #(rps_c) analysis_export1,
                                 analysis_export2;
  rps_c t1, t2;
   rps_t t1rps, t2rps;
   covergroup rps_cover;
     coverpoint t1rps {
       ignore_bins illegal = { IDLE };
     coverpoint t2rps {
       ignore_bins illegal = { IDLE };
     cross t1rps, t2rps;
   endgroup
   function void export_connections;
     analysis_export1 = fifo1.analysis_export;
     analysis_export2 = fifo2.analysis_export;
   endfunction
     2006 MAPLD International Conference
                                                Design Verification Tutorial
```

# 

```
avm_named_component p = null);
    super.new(nm, p);
    fifo1 = new("fifo1", this);
    fifo2 = new("fifo2", this);
   rps_cover = new;
  endfunction
  task run;
    forever begin
     fifo1.get(t1);
      fifo2.get(t2);
      report_the_play("COV", t1, t2);
      tlrps = tl.rps;
      t2rps = t2.rps;
      rps_cover.sample;
    end
  endtask
endclass
```



MAPLD

2006 MAPLD International Conference

218

Design Verification Tutorial

```
RPS - Scoreboard
class rps_scoreboard
    extends avm_verification_component;
  local analysis_fifo #(rps_c) fifo1, fifo2;
                 #(rps_c) analysis_export1,
                              analysis_export2;
  rps_c t1, t2;
  int score1, score2, tie_score;
               //Gets set at configure time.
  reg test_done; //Gets waited on externally.
                                       function void export_connections;
  function new(string nm = "",
                                         analysis_export1 = fifo1.analysis_export;
      avm_named_component p = null);
                                         analysis_export2 = fifo2.analysis_export;
    super.new(nm, p);
                                       endfunction
    fifo1 = new("fifo1", this);
                                       task run;
    fifo2 = new("fifo2", this);
                                         forever begin
    test done = 0;
                                           fifol.get(t1);
    score1 = 0; score2 = 0;
                                           fifo2.get(t2);
    tie_score = 0;
                                           report_the_play("SBD", t1, t2);
  endfunction
                                           update_and_check_score();
                                         end
                                       endtask
                                                                             MAPLD
      2006 MAPLD International Conference
                                         219
                                                      Design Verification Tutorial
```







```
RPS - rps\_env
 task execute;
   fork
     s1.generate_stimulus();
     s2.generate_stimulus();
     terminate;
   join
 endtask
 task terminate;
   @(posedge sb.test_done);
   sl.stop_stimulus_generation();;
   s2.stop_stimulus_generation();;
 function void report;
   string str;
   $sformat(str, "%d %% covered",
       c.rps_cover.get_inst_coverage());
   avm_report_message("coverage report",
     str);
 endfunction
2006 MAPLD International Conference
                                   223
                                                 Design Verification Tutorial
```

# Summary



## Verification Productivity

- Productivity means better coverage in less time
- Faster simulation = same coverage in less time
- New technologies help find more bugs
  - Functional Coverage, Testbench Automation, Assertions
- Focused methodology applies these technologies more effectively



# The Advanced Verification Methodology (AVM)

- Purpose:
  - To help users build verification environments to take advantage of our technology
- The Ingredients:
  - A library of modular, reusable Verification Components
  - Examples
  - Documentation
- Infrastructure details built-in so you don't have to worry about them
- Open-Source means you are free to use them, with full access to all the source code



Protocol

Coverage

Monitors &

MAPLD

2006 MAPLD International Conference

226

Design Verification Tutorial

Scoreboards

Stimulus Generators

### **AVM Value Statement**

- Shorten the development time of the TB infrastructure
  - The Verification Cookbook shows you how to do this
  - Verification IP
  - Coding guidelines
  - Multiple abstraction levels
- Improve the effectiveness of tests at verifying features
  - CR simulation (incl. solver)
  - Functional coverage
  - ABV, Formal Model Checking
  - Dynamic Formal





2006 MAPLD International Conference 227 Design Verification Tutorial

| (        | Gates/loc | Bugs/100loc           | Bugs/M gates <b>750</b>         |                                              | Debug time .9 man-days/bug                               |                                    | Labor<br>\$800/man-day<br>\$16,000/man-month |                   |
|----------|-----------|-----------------------|---------------------------------|----------------------------------------------|----------------------------------------------------------|------------------------------------|----------------------------------------------|-------------------|
|          | 10        | .75                   |                                 |                                              |                                                          |                                    |                                              |                   |
| ∟<br>Act | ual Re    | sults:                | 1                               | /                                            | Find bugs so                                             | oner                               |                                              |                   |
|          | I         | Description           | Factor                          | I                                            | Example                                                  | I                                  | mpact                                        | Saving            |
| Al       | BV        | Debug<br>savings      | 25% avg.<br>reduction           |                                              | 3000 x .25 x .9=<br>3000 x .25 x .9=<br>3000 x .25 x .9= |                                    | 34 man-<br>months                            |                   |
| TI       | LM        | Bug<br>reduction      | .07<br>design &<br>verification | 3000 x .07 ≈<br>200 bugs/4M<br>gates         |                                                          | (3000 – 200) x<br>.9 =<br>2520 m-d |                                              | 63 man-<br>months |
|          | LM<br>B   | Productivity          | 2x                              | 32 man-months<br>(Verilog<br>directed tests) |                                                          | 32/2 =                             |                                              | 16 man-<br>months |
| TI       | ВА        | CR test<br>generation | 5x<br><i>1</i>                  | 3.2                                          | man-months<br>engineers                                  | (16-                               | 3.2) x 10 =                                  | 128 man<br>months |

### **AVM ROI Summary**

- Assertion-Based Verification
  - Find bugs earlier; Fix bugs faster
  - -34m-m \* \$16k = \$540,000
- Transaction Level Modeling
  - Reduce verification time; Improve Reuse
  - -79m-m \* \$16K = \$1,264,000
- Testbench Automation
  - Improve verification productivity
  - -128m-m \* \$16K = \$2,048,000
- Reinvest savings to improve quality and completeness
- · Being able to sleep the night you tape-out
  - Priceless

2006 MAPLD International Conference

229

Design Verification Tutorial



#### Reuse Across Projects AHB Testbench topology is Coverage application-specific Reuse TLM components Scoreboard 🏻 Same connections between TLM components Transactors are protocol-Test Controller AHB specific Monitor Scoreboard tracks correct behavior Coverage tracks protocol **AHB** AHB Stimulus 🗀 corner-cases Driver DUT Components can easily be swapped since they use the same interfaces Design Verification Tutorial 2006 MAPLD International Conference

### Reuse Within Projects

- Reuse block-level TB in system TB
- Gather block-level TB into a "harness"
  - Contains all necessary block-level verification components
- Extend harness as necessary to communicate with system-level testbench









### Questa Vanguard Program

- A group of well established companies from around the world working with Mentor Graphics to accelerate the adoption of advanced verification techniques and methodologies
- **QVP Partners offer** 
  - Integrations into Questa
  - Training
  - Verification IP
  - Consulting, Conversion and Migration services
- QVP Partners all support Questa and the AVM

2006 MAPLD International Conference

Design Verification Tutorial

### Questa Vanguard Program

Company Listing (July 2006)

- Ace Verification
- ARM Ltd
- Averant
- Doulos
- Denali Software
- eInfoChips
- Expert I/O
- HDL Design House
- hd Lab
- Interra Systems
- Intrinsix
- Mu Electronics
- Nobug

- Novas
- nSys
- PSI Electronics

- Real Intent
- Scaleo Chip
- SiMantis
- Sonics
- SpiraTech
- Sunburst Design
- Sutherland HDL

- Summit
- SyoSil
- TrustIC Design
- Paradigm Works
   VeriEZ Solutions
  - Vericine
  - Verilab
  - Vhdl Cohen
  - **Publishing**
  - XtremeEDA
  - Willamette HDL



2006 MAPLD International Conference

Design Verification Tutorial



### The Verification Cookbook

- The Recipes you need to know
- Introduces Advanced Verification topics incrementally
- Use or modify the examples provided as needed
- To download the AVM Cookbook please go to www.mentor.com/go/cookbook



2006 MAPLD International Conference

238

Design Verification Tutorial



```
solution08-rps/t.sv
// $Id: t.sv,v 1.1 2006/09/01 16:09:50 redelman Exp $
     Copyright 2005-2006 Mentor Graphics Corporation
     Licensed under the Apache License, Version 2.0
     (the "License"); you may not use this file except in compliance with the License. You may obtain a
     copy of the License at
         http://www.apache.org/licenses/LICENSE-2.0
     Unless required by applicable law or agreed to in
     writing, software distributed under the License is
distributed on an "AS IS" BASIS, WITHOUT
WARRANTIES OR CONDITIONS OF ANY KIND, either
     express or implied. See the License for the
     specific language governing permissions and
     limitations under the License.
* rps-class-based - Rock, Paper, Scissors Example.
* Based on code created by David Jones at Xtreme EDA
 * for an article in Verification Horizons Q4 2005
 * Vol. 1, Issue 1, entitled "A Reusable SystemVerilog
 * Testbench in Only 300 Lines of Code".
interface rps_clk_if;
bit clk, rst, dut_busy;
endinterface
package rps_env_pkg;
  import avm_pkg::*;
  typedef enum bit[1:0]
    [IDLE, ROCK, PAPER, SCISSORS] rps_t;
  class rps_c extends avm_transaction;
    rand rps_t rps;
    constraint illegal { rps != IDLE; }
    int score:
    function string convert2string;
      return rps.name;
    endfunction
    function bit comp(input rps c a);
      if (a.rps == this.rps)
        return 1;
        return 0;
    endfunction
    function rps_c clone;
      clone = new;
      clone.rps = this.rps;
    endfunction
  endclass
  function void report_the_play(
      string where, rps_c t1, rps_c t2);
    string str;
    $sformat(str,
        "(%s, %s) - Score1=%0d, Score2=%0d",
        t1.rps.name, t2.rps.name,
        t1.score, t2.score);
    avm_report_message(where, str);
  endfunction
  class rps_coverage
      extends avm_verification_component;
    local analysis_fifo #(rps_c) fifo1, fifo2;
    analysis if
                         #(rps_c) analysis_export1,
                                    analysis export2:
    rps_c t1, t2;
    rps_t t1rps, t2rps;
    covergroup rps_cover;
      coverpoint t1rps {
  ignore_bins illegal = { IDLE };
      coverpoint t2rps {
        ignore_bins illegal = { IDLE };
      cross t1rps, t2rps;
    endgroup
```

```
function void export_connections;
    analysis_export1 = fifo1.analysis_export;
    analysis_export2 = fifo2.analysis_export;
  endfunction
  function new(string nm = "",
      avm_named_component p = null);
    super.new(nm, p);
fifo1 = new("fifo1", this);
fifo2 = new("fifo2", this);
    rps_cover = new;
  endfunction
  task run;
    forever begin
      fifo1.get(t1);
      fifo2.get(t2);
      report_the_play("COV", t1, t2);
      t1rps = t1.rps;
t2rps = t2.rps;
      rps_cover.sample;
  endtask
endclass
class rps scoreboard
    extends avm_verification_component;
  local analysis_fifo #(rps_c) fifo1, fifo2;
  analysis if
                         #(rps_c) analysis_export1,
                                   analysis_export2;
  rps_c t1, t2;
  int score1, score2, tie_score;
  int limit;
                 //Gets set at configure time.
  reg test_done; //Gets waited on externally.
  function new(string nm = "",
      avm_named_component p = null);
    super.new(nm, p);
    fifo1 = new("fifo1", this);
fifo2 = new("fifo2", this);
    test done = 0;
    score1 = 0; score2 = 0; tie_score = 0;
  function void export_connections;
    analysis_export1 = fifo1.analysis_export;
analysis_export2 = fifo2.analysis_export;
  endfunction
  task run;
    forever begin
      fifo1.get(t1);
      fifo2.get(t2);
      report_the_play("SBD", t1, t2);
update_and_check_score();
  endtask
  local function void update_and_check_score;
    string str;
    bit win1, win2;
     // Validate the score.
    if (score1 != t1.score) begin
         $sformat(str,
   "MISMATCH - scorel=%0d, t1.score=%0d",
           score1, t1.score);
      avm_report_message("SBD", str);
    if (score2 != t2.score) begin
      $sformat(str,
"MISMATCH - score2=%0d, t2.score=%0d",
      score2, t2.score);
avm_report_message("SBD", str);
     // Calculate new score.
    win1 =
    (t1.rps == ROCK     && t2.rps == SCISSORS)
(t1.rps == SCISSORS && t2.rps == PAPER)
    ((t1.rps == ROCK
    (t1.rps == PAPER
                          && t2.rps == ROCK));
    ((t2.rps == ROCK
                           && t1.rps == SCISSORS)
    && t1.rps == ROCK));
```

```
if (win1)
      score1 += 1;
    else if (win2)
      score2 += 1;
    else
      tie_score +=1;
      Check to see if we are done.
    if ((t1.score >= limit) ||
         (t2.score >= limit))
      test_done = 1;
  endfunction
endclass
class rps_driver
    extends avm_verification_component;
  tlm_nonblocking_get_if #(rps_c) nb_get_port;
  rps c transaction:
  virtual rps_dut_pins_if pins_if;
  function new(string nm = "",
      avm_named_component p = null);
    super.new(nm, p);
  endfunction
  task run;
    {pins_if.r, pins_if.p, pins_if.s} = 3'b000;
    pins_if.go = 0;
    @(negedge pins_if.clk_if.rst);
forever @(posedge pins_if.clk_if.clk)
   if (nb_get_port.try_get(transaction))
         pins_if.play = transaction.rps; //Debug.
         {pins_if.r, pins_if.p, pins_if.s}
           = 3'b000:
         case (transaction.rps)
               ROCK: pins_if.r = 1;
              PAPER: pins_if.p = 1;
           SCISSORS: pins_if.s = 1;
         endcase
         pins_if.go = 1;
         @(posedge pins_if.clk_if.clk);
        pins_if.go = 0;
         @(posedge pins_if.clk_if.clk);
{pins_if.r, pins_if.p, pins_if.s}
           = 3'b000;
      end
  endtask
endclass
class rps monitor
    extends avm_verification_component;
  virtual rps_dut_pins_if pins_if;
  analysis port #(rps c) ap;
  function new(string nm = "",
      avm_named_component p = null);
    super.new(nm, p);
    ap = new:
  endfunction
  function rps_c pins2transaction;
    rps_c transaction = new;
    case ({pins_if.r,pins_if.p,pins_if.s})
      3'b100: transaction.rps = ROCK;
3'b010: transaction.rps = PAPER;
      3'b001: transaction.rps = SCISSORS;
    endcase
    transaction.score = pins_if.score;
    return transaction;
  endfunction
  task run;
    forever @(posedge pins if.clk if.dut busy)
      ap.write(pins2transaction());
  endtask
endclass
class rps_env extends avm_env;
  local virtual
   rps_dut_pins_if m_pins1_if, m_pins2_if;
  avm_stimulus #(rps_c) s1, s2;
  tlm_fifo #(rps_c) f1, f2;
rps_driver d1, d2;
  rps monitor
                          m1, m2;
```

```
rps scoreboard
                             sb;
    rps_coverage
                             c:
    function void connect;
       // Hook up 1
      s1.blocking_put_port
                       = f1.blocking_put_export;
       d1.nb_get_port = f1.nonblocking_get_export;
       d1.pins_if
                       = m_pins1_if;
      m1.pins_if
                       = m_pins1_if;
      m1.ap.register(sb.analysis_export1);
      m1.ap.register(c.analysis export1);
        // Hook up 2
       s2.blocking_put_port
                        f2.blocking_put_export;
       d2.nb_get_port = f2.nonblocking_get_export;
      d2.pins_if m2.pins_if
                      = m_pins2_if;
                       = m_pins2_if;
       m2.ap.register(sb.analysis_export2);
       m2.ap.register(c.analysis_export2);
    endfunction
    function void configure;
       sb.limit = 10;
    endfunction
    task execute:
      fork
        s1.generate_stimulus();
s2.generate_stimulus();
         terminate:
      ioin
    endtask
    task terminate;
      @(posedge sb.test_done);
      s1.stop_stimulus_generation();;
       s2.stop_stimulus_generation();;
    endtask
    function void report;
      string str:
      $sformat(str, "%d %% covered",
          c.rps_cover.get_inst_coverage());
       avm_report_message("coverage report", str);
    endfunction
    function new(
      virtual rps_dut_pins_if pins1_if, pins2_if);
       s1 = new("rps_stimulus1");
      f1 = new("rps_fifo1");
d1 = new("rps_driver1");
      s2 = new("rps_stimulus2");
f2 = new("rps_fifo2");
d2 = new("rps_driver2");
      m1 = new("rps_monitor1");
      m2 = new("rps_monitor2");
      sb = new("rps_scoreboard");
      c = new("rps coverage");
      m_pins1_if = pins1_if;
m_pins2_if = pins2_if;
    endfunction
  endclass
endpackage
module rps_clock_reset(interface i );
  parameter bit ACTIVE_RESET = 1;
  task run(
    int reset_hold = 4 ,
    int half_period = 10 ,
    int count = 0 );
    i.clk = 0;
i.rst = ACTIVE_RESET;
    for(int rst_i = 0;
         rst_i < reset_hold; rst_i++ ) begin</pre>
       #half_period; i.clk = !i.clk;
       #half_period; i.clk = !i.clk;
    end
```

10

```
i.rst <= !i.rst;
    // Run the clock
    for(int clk_i = 0;
      (clk_i < count || count == 0);
      clk_i++ ) begin
      #half_period; i.clk = !i.clk;
    end
  endtask
endmodule
interface rps_dut_pins_if(rps_clk_if clk_if);
 import rps_env_pkg::*;
 reg r, p, s; // Rock, Paper, Scissors.
             // Mutually exclusive.
// # of times THIS player has won.
  int score;
              // Posedge -> the DUT should
                   start calculating.
  rps_t play; // Enum used only in debug.
endinterface
module rps_checker(rps_dut_pins_if pins_if);
  // Assertions *********************
     ***********
  // 1. RPS and score are never unknown on
       posedge of clk.
  property no_meta;
  @(posedge clk_if.clk) disable iff (clk_if.rst)
pins_if.go |=>
      $isunknown({pins_if.r,pins_if.s,pins_if.p,
       pins_if.score}) == 0;
  endproperty
  assert_no_meta: assert property (no_meta);
    ***********
  // 2. Only one of RPS is 1
  property valid_play;
  @(posedge clk_if.clk) disable iff (clk_if.rst)
   pins_if.go |=>
      $countones({pins_if.r,pins_if.s,pins_if.p})
       == 1;
  endproperty
  assert_valid_play: assert property (valid_play);
module rps_dut(
   rps_dut_pins_if pins1_if, pins2_if);
 bit win1, win2; // Who wins? 1 or 2?
int tie_score; // For debug and reporting.
  assign both_ready = (pins1_if.go & pins2_if.go);
  initial
     tie score <= 0;
  always @(posedge both_ready) begin
    #3: // Consume time
   win2 <= ((pins2_if.r & pins1_if.s)
             (pins2_if.s & pins1_if.p)
             (pins2_if.p & pins1_if.r));
    if (win1)
    pins1_if.score <= pins1_if.score + 1;
else if (win2)</pre>
     pins2_if.score <= pins2_if.score + 1;
      tie_score <= tie_score + 1;</pre>
   pins1 if.clk if.dut busy <= 1;
    @(posedge pins1_if.clk_if.clk);
   pins1_if.clk_if.dut_busy <= 0;
endmodule
module top class based;
 import rps_env_pkg::*;
  rps_clk_if
                clk_if();
  rps_clock_reset cr(clk_if);
  rps_dut_pins_if pins1_if(clk_if);
```

```
rps_dut_pins_if pins2_if(clk_if);
                  dut(pins1_if, pins2_if);
  rps_checker
                  checker1(pins1_if);
 rps_checker
                  checker2(pins2_if);
 rps env
                  env;
  initial begin
    env = new(pins1_if, pins2_if);
    fork
    cr.run();
    join none
   env.do test;
    $finish;
endmodule
```