

# PIC32MZ Embedded Connectivity (EC) Family Silicon Errata and Data Sheet Clarification

The PIC32MZ Embedded Connectivity (EC) family devices that you have received conform functionally to the current Device Data Sheet (DS60001191**B**), except for the anomalies described in this document.

The silicon issues discussed in the following pages are for silicon revisions with the Device and Revision IDs listed in Table 1. The silicon issues are summarized in Table 2.

The errata described in this document will be addressed in future revisions of the PIC32MZ Embedded Connectivity (EC) family silicon.

Note: This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated in the last column of Table 2 apply to the current silicon revision (A4).

Data Sheet clarifications and corrections (if applicable) start on page 12, following the discussion of silicon issues.

The silicon revision level can be identified using the current version of MPLAB® X IDE and Microchip's programmers, debuggers and emulation tools, which are available at the Microchip corporate web site (www.microchip.com).

For example, to identify the silicon revision level using MPLAB X IDE in conjunction with a hardware debugger:

- 1. Using the appropriate interface, connect the device to the hardware debugger.
- 2. Open an MPLAB X IDE project.
- Configure the MPLAB X IDE project for the appropriate device and hardware debugger.
- 4. Select <u>Window > Dashboard</u>, and then click the **Refresh Debug Tool Status** icon ( ).
- The part number and the Device and Revision ID values appear in the Output window

**Note:** If you are unable to extract the silicon revision level, please contact your local Microchip sales office for assistance.

The Device and Revision ID values for the various PIC32MZ Embedded Connectivity (EC) family silicon revisions are shown in Table 1.

TABLE 1: SILICON DEVREY VALUES

| Dout Normals on   | Device ID <sup>(1)</sup> | Revision ID for S | Revision ID for Silicon Revision <sup>(1)</sup> |  |  |  |
|-------------------|--------------------------|-------------------|-------------------------------------------------|--|--|--|
| Part Number       | Device iD(*)             | А3                | A4                                              |  |  |  |
| PIC32MZ1024ECG064 | 0x05103053               |                   |                                                 |  |  |  |
| PIC32MZ1024ECH064 | 0x05108053               |                   |                                                 |  |  |  |
| PIC32MZ1024ECM064 | 0x05130053               |                   |                                                 |  |  |  |
| PIC32MZ2048ECG064 | 0x05104053               |                   |                                                 |  |  |  |
| PIC32MZ2048ECH064 | 0x05109053               |                   |                                                 |  |  |  |
| PIC32MZ2048ECM064 | 0x05131053               | 00                |                                                 |  |  |  |
| PIC32MZ1024ECG100 | 0x0510D053               | 0x3               | 0x4                                             |  |  |  |
| PIC32MZ1024ECH100 | 0x05112053               |                   |                                                 |  |  |  |
| PIC32MZ1024ECM100 | 0x0513A053               |                   |                                                 |  |  |  |
| PIC32MZ2048ECG100 | 0x0510E053               |                   |                                                 |  |  |  |
| PIC32MZ2048ECH100 | 0x05113053               |                   |                                                 |  |  |  |
| PIC32MZ2048ECM100 | 0x0513B053               |                   |                                                 |  |  |  |

**Note 1:** Refer to the "**Memory Organization**" and "**Special Features**" chapters in the current Device Data Sheet (DS60001191B) for detailed information on Device and Revision IDs for your specific device.

TABLE 1: SILICON DEVREV VALUES (CONTINUED)

| Part Number       | Device ID <sup>(1)</sup> | Revision ID for S | Silicon Revision <sup>(1)</sup> |
|-------------------|--------------------------|-------------------|---------------------------------|
| Part Number       | Device ID.               | А3                | A4                              |
| PIC32MZ1024ECG124 | 0x05117053               |                   |                                 |
| PIC32MZ1024ECH124 | 0x0511C053               |                   |                                 |
| PIC32MZ1024ECM124 | 0x05144053               |                   |                                 |
| PIC32MZ2048ECG124 | 0x05118053               |                   | 0x4                             |
| PIC32MZ2048ECH124 | 0x0511D053               |                   |                                 |
| PIC32MZ2048ECM124 | 0x05145053               | 0.73              |                                 |
| PIC32MZ1024ECG144 | 0x05121053               | 0x3               |                                 |
| PIC32MZ1024ECH144 | 0x05126053               |                   |                                 |
| PIC32MZ1024ECM144 | 0x0514E053               |                   |                                 |
| PIC32MZ2048ECG144 | 0x05122053               |                   |                                 |
| PIC32MZ2048ECH144 | 0x05127053               |                   |                                 |
| PIC32MZ2048ECM144 | 0x0514F053               |                   |                                 |

**Note 1:** Refer to the "**Memory Organization**" and "**Special Features**" chapters in the current Device Data Sheet (DS60001191**B**) for detailed information on Device and Revision IDs for your specific device.

TABLE 2: SILICON ISSUE SUMMARY

| Module Feature                     |                                             | Item<br># | Issue Summary                                                                                                                                                                                                                                                 | Affected Revisions <sup>(1)</sup> |                                                                                                                      |   |   |
|------------------------------------|---------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------|---|---|
|                                    |                                             | #         |                                                                                                                                                                                                                                                               | А3                                | <b>A</b> 4                                                                                                           |   |   |
| ADC                                | INT0 Trigger                                | 1.        | When using INT0 as a trigger source for ADC conversion, the INT0EP bit in the INTCON register controls which edge triggers the conversion (rising or falling). However, only a rising edge will trigger the conversion.                                       | х                                 | Х                                                                                                                    |   |   |
| ADC                                | Data Format                                 | 2.        | Two's complement (signed) input mode does not produce expected results.                                                                                                                                                                                       |                                   | Х                                                                                                                    |   |   |
| Boot Flash                         | t Flash Boot Sequence 3.                    |           | When Boot Flash 1 is selected to be mapped to a Lower Boot Alias memory, the device may instead incorrectly map Boot Flash 2.                                                                                                                                 |                                   | х                                                                                                                    |   |   |
| Comparator<br>Voltage<br>Reference | Selection 4.                                |           | ge Range Selection 4. selection (CVRR bit in the CVRCON register) does not function                                                                                                                                                                           |                                   | The Comparator Voltage Reference (CVREF) module range selection (CVRR bit in the CVRCON register) does not function. | х | х |
| Ethernet<br>Controller             | Alternate MII<br>and RMII<br>Configurations | 5.        | The Alternate Ethernet pins, AERXDV and AERXCLK, are not available on 100-pin devices.                                                                                                                                                                        | Х                                 | Х                                                                                                                    |   |   |
| Ethernet<br>Controller             | MII<br>Configuration                        | 6.        | MII mode is not available on 64-pin devices.                                                                                                                                                                                                                  | Х                                 | Х                                                                                                                    |   |   |
| Ethernet<br>Controller             | RMII Mode                                   | 7.        | MII pins that are not used by the Ethernet module during RMII operation may not be available for other functions.                                                                                                                                             | Х                                 | Х                                                                                                                    |   |   |
| I/O Port Open Drain 8.             |                                             | 8.        | The Open Drain selection (ODCx) on I/O port pins is not available when the pin is configured for anything other than a standard port output. the Open Drain feature is not available for dedicated or remappable Peripheral Pin Select (PPS) output features. |                                   | X                                                                                                                    |   |   |
| Oscillator                         | FRC Tuning 9.                               |           | Changing values in the OSCTUN register has no effect on the FRC accuracy.                                                                                                                                                                                     | Х                                 | Х                                                                                                                    |   |   |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

TABLE 2: SILICON ISSUE SUMMARY (CONTINUED)

| Module                        | Feature                                           | Item | Issue Summary                                                                                                                                                               | Affe<br>Revisi |    |
|-------------------------------|---------------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----|
|                               |                                                   | #    | -                                                                                                                                                                           | A3             | A4 |
| Oscillator                    | Ceramic<br>Resonator                              | 10.  | The Ceramic Resonator cannot be used as an input to the Oscillator module (OSC1/OSC2 pins).                                                                                 | Х              | Х  |
| Secondary<br>Oscillator       | Crystal<br>Oscillator                             | 11.  | A crystal oscillator cannot be used as the input to the Secondary Oscillator (SOSCI/SOSCO pins).                                                                            | Х              | Х  |
| Reserved                      | _                                                 | 12   | _                                                                                                                                                                           |                | _  |
| Power-<br>Saving<br>Modes     | Dream Mode                                        | 13.  | Dream mode does not function.                                                                                                                                               | Х              | Х  |
| Power-<br>Saving<br>Modes     | Sleep Mode                                        | 14.  | The device may not exit Sleep mode.                                                                                                                                         | X              | Х  |
| SPI                           | Maximum<br>Speed<br>Operation                     | 15.  | The SPI clock speed does not meet the published specification.                                                                                                              | X              | X  |
| Reserved                      | _                                                 | 16   | _                                                                                                                                                                           | _              | _  |
| System Bus                    | Permission<br>Access                              | 17.  | When Permission Access is enabled, any access by an initiator that is not allowed will not succeed; however, the status registers may not accurately report the violations. | X              | Х  |
| USB                           | Suspend<br>Mode                                   | 18.  | The USB module will not function if the device enters Sleep mode and the USB PHY is turned off by setting the USBSSEN bit in the CFGCON register to '1'.                    | Х              | Х  |
| USB                           | _                                                 | 19.  | The USB module requires a start-up delay.                                                                                                                                   | Х              | Х  |
| USB                           | Endpoint FIFO                                     | 20.  | Endpoint FIFOs cannot be read using 32-bit reads.                                                                                                                           | Χ              | Χ  |
| Reserved                      | _                                                 | 21   | _                                                                                                                                                                           | _              | _  |
| Watchdog<br>Timer             | Window Mode                                       | 22.  | When the Watchdog Timer is used in Window mode, the module may issue a Reset even if the user tries to clear the module within the allowed window.                          | Х              | Х  |
| Watchdog<br>Timer             | Reset Trigger                                     | 23.  | When the Watchdog Timer expires during Sleep mode, it causes a Reset rather than a non-maskable interrupt (NMI).                                                            | Х              | Х  |
| PMP                           | Address Lines                                     | 24.  | PMP address lines are not available for use as general purpose I/O when PMAEN = 0x0000.                                                                                     | Х              | Х  |
| I <sup>2</sup> C              | Master Stop                                       | 25.  | At speeds above 100 kHz, setting the PEN bit to send a Stop does not release the SDA line.                                                                                  | Х              | Х  |
| Crypto<br>Engine              | Byte Ordering                                     | 26.  | The Crypto Engine processes data in big-endian order rather than little-endian.                                                                                             | Х              | Х  |
| Random<br>Number<br>Generator | True Random<br>Number<br>Generator<br>(TRNG) Mode | 27.  | TRNG mode does not function.                                                                                                                                                | Х              | х  |
| Flash                         | Code-Protect                                      | 28.  | Once the Code-Protect feature is enabled, a device cannot be erased using ICSP or JTAG.                                                                                     | Х              |    |
| ADC                           | Group<br>Interrupt                                | 29.  | When using Channel Scan, Class 3 inputs are always part of the Group Interrupt regardless of the setting of the AGIENx bits in the AD1IRQENx register.                      | Х              | Х  |
| SQI                           | Soft Reset                                        | 30.  | A Soft Reset is only possible when clock divider values are '0' and '1'.                                                                                                    |                | Х  |
| SQI                           | XIP Mode                                          | 31.  | XIP mode is not operational.                                                                                                                                                | Χ              | Х  |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

TABLE 2: SILICON ISSUE SUMMARY (CONTINUED)

| Module                  | Feature                            | Item<br># | Issue Summary                                                                                                                            |    | cted<br>ions <sup>(1)</sup> |
|-------------------------|------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------|----|-----------------------------|
|                         |                                    | π         |                                                                                                                                          | А3 | A4                          |
| SQI                     | Buffer<br>Thresholds               | 32.       | Transmit and receive operation may not function properly.                                                                                | Х  | Х                           |
| SQI                     | Interrupts                         | 33.       | Some Interrupt Signal Enable bits are set upon a Reset.                                                                                  | Х  | Х                           |
| SQI                     | Read Clock<br>Speed                | 34.       | Clock for read operations does not meet the published specification.                                                                     |    | Х                           |
| SQI                     | Transmit<br>Buffer Empty<br>Status | 35.       | Ipon a reset, the Transmit Buffer Empty Status (TXEMPTYIF) it in the SQI1INTSTAT register is cleared to zero instead of eing set to one. |    | Х                           |
| Comparator              | Idle Mode                          | 36.       | The Comparator cannot be disabled when the device is in Idle mode.                                                                       | Х  | Х                           |
| Comparator              | Offset                             | 37.       | The Comparator offset does not meet the published specification                                                                          |    | Х                           |
| I/O Pins                | SOSCO<br>Function                  | 38.       | I/O pins shared with the SOSCO function cannot be used as general purpose input or output.                                               |    | Х                           |
| I <sup>2</sup> C        | Overrun<br>Interrupt               | 39.       | A Slave interrupt is not generated during an overrun condition.                                                                          | Х  | Х                           |
| Flash<br>Memory         | Program Write<br>Protect           | 40.       | The Program Write Protect (PWP) bits protect all Program Memory.                                                                         | Х  | Х                           |
| Oscillator              | Posc                               | 41.       | A crystal oscillator cannot be used as an input to the Primary Oscillator (OSC1/OSC2 pins).                                              | Х  | Х                           |
| 5V Tolerant<br>I/O Pins | Pull-ups                           | 42.       | Internal pull-up resistors may not guarantee a logical '1' on digital inputs on 5V tolerant pins.                                        | Х  | Х                           |
| ADC                     | _                                  | 43.       | Dedicated Sample and Hold circuits as well as Automatic Channel scan mode are not supported.                                             |    | Х                           |
| ADC                     | _                                  | 44.       | ADC module does not meet published specifications.                                                                                       | Х  | Х                           |
| Prefetch                | Module<br>Disable                  | 45.       | Disabling the Prefetch does not invalidate contents.                                                                                     | Х  | Х                           |

**Note 1:** Only those issues indicated in the last column apply to the current silicon revision.

#### Silicon Errata Issues

Note:

This document summarizes all silicon errata issues from all revisions of silicon, previous as well as current. Only the issues indicated by the shaded column in the following tables apply to the current silicon revision (A4).

#### 1. Module: ADC

When using INT0 as a trigger source for ADC conversion, the INT0EP bit in the INTCON register controls which edge triggers the conversion (rising or falling). However, only a rising edge will trigger the conversion.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 2. Module: ADC

Two's complement (signed) input mode does not produce expected results. Signed mode selections are SHxMOD<1:0> = 01 for single-ended or SHxMOD<1:0> = 11 for differential inputs.

#### Work arounds

#### Work around 1:

Use two's complement format for all inputs. The Two's complement format works properly when all sample and holds are set for this format. Single ended or differential mode can still be selected independently. Use one of the following settings for SH0MOD through SH5MOD:

- SHxMOD<1:0> = 01, for signed single ended or
- SHxMOD<1:0> = 11, for signed differential inputs

#### Work around 2:

Use unipolar (unsigned) mode selections for all sample and holds. Where needed, convert the unsigned results to signed values. Unsigned 12-bit results can be converted to signed values by subtracting 2048 from the signed result. Use one of the following settings for SH0MOD through SH5MOD:

- SHxMOD<1:0> = 00, for unsigned single ended or.
- SHxMOD<1:0> = 10, for unsigned differential inputs

#### **Affected Silicon Revisions**

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Χ  | Х         |  |  |  |

#### 3. Module: Boot Flash

When Boot Flash 1 is selected to be mapped to a Lower Boot Alias memory, the device may instead incorrectly map Boot Flash 2.

#### Work around

Program an invalid sequence number (such as 0xFFFFFFFF or 0x00000000) into Boot Flash 2. This will force the device to map Boot Flash 1 into the Lower Boot Alias memory.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 4. Module: Comparator Voltage Reference

The Comparator Voltage Reference (CVREF) module range selection (CVRR bit in the CVRCON register) does not function. The default setting of the CVREF Range Selection bit (CVRR) is set to 0 to 0.67 CVRSRC, with a step size of CVRSRC/24, and cannot be changed.

#### Work around

Use an External Voltage Reference and adjust it appropriately to achieve the desired CVREF output.

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 5. Module: Ethernet Controller

The Alternate Ethernet pins, AERXDV and AERXCLK, are not available on 100-pin devices.

#### Work around

Only use either the MII or RMII configuration.

#### Affected Silicon Revisions

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 6. Module: Ethernet Controller

MII mode is not available on 64-pin devices. In this mode, the Ethernet pin, ERXD2, is not available.

#### Work around

Use the RMII or Alternate RMII configurations.

#### Affected Silicon Revisions

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Χ  | Χ         |  |  |  |

#### 7. Module: Ethernet Controller

MII pins that are not used by the Ethernet module during RMII operation are not released, and therefore, lower priority functions on these pins are not available in this mode. However, higher priority functions on these pins, such as EBI and analog inputs (for ADC and Comparators), can still be used.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 8. Module: I/O Port

The Open Drain selection (ODCx) on I/O port pins is not available when the pin is configured for anything other than a standard port output. the Open Drain feature is not available for dedicated or remappable Peripheral Pin Select (PPS) output features.

#### Work around

None.

#### Affected Silicon Revisions

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Х  | Χ  |  |  |  |

#### 9. Module: Oscillator

Changing values in the OSCTUN register has no effect on the FRC accuracy.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Χ  | Χ         |  |  |  |

#### 10. Module: Oscillator

The Ceramic Resonator cannot be used as an input to the Oscillator module (OSC1/OSC2 pins).

#### Work around

Instead, use either a crystal oscillator or the external clock.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 11. Module: Secondary Oscillator

A crystal oscillator cannot be used as the input to the Secondary Oscillator (SOSCI/SOSCO pins).

#### Work around

Instead, use the external clock.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 12. Module: Reserved

The issue previously reported in a prior revision of this errata, is no longer relevant and was removed.

#### 13. Module: Power-Saving Modes

Dream mode is intended as a feature allowing DMA operation while the CPU is in Idle mode; however, Dream mode does not function.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 14. Module: Power-Saving Modes

The device may not exit Sleep mode.

#### Work arounds

Enable Flash in Sleep mode by clearing the Flash Sleep Mode Configuration bit, FSLEEP, in the DEVCFG0/ADEVCFG0 configuration register.

#### **Affected Silicon Revisions**

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Χ  | Χ         |  |  |  |

#### 15. Module: SPI

The SPI clock speed does not meet the published specification. The maximum supported SPI clock speed is 27 MHz.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Χ  | Χ         |  |  |  |

#### 16. Module: Reserved

The issue previously reported in a prior revision of this errata, is no longer relevant and was removed.

#### 17. Module: System Bus

When Permission Access is enabled, any access by an initiator that is not allowed will not succeed; however, the status registers may not accurately report the violations.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 18. Module: USB

The USB module will not function if the device enters Sleep mode and the USB PHY is turned off by setting the USBSSEN bit in the CFGCON register to '1'.

#### Work around

Keep the USB PHY operational in Sleep mode by setting the USBSSEN bit to '0'.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 19. Module: USB

The USB module requires a start-up delay.

#### Work around

When enabling the USB PLL, add a three second delay before turning on the USB module.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 20. Module: USB

Endpoint FIFOs cannot be read using 32-bit reads.

#### Work around

Use 8-bit reads, reading each portion and copying into a 32-bit value.

#### **Affected Silicon Revisions**

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Χ  | Χ         |  |  |  |

#### 21. Module: Reserved

The issue previously reported in a prior revision of this errata, is no longer relevant and was removed.

#### 22. Module: Watchdog Timer

When the Watchdog Timer is used in Window mode, the module may issue a Reset even if the user tries to clear the module within the allowed window.

#### Work around

None.

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 23. Module: Watchdog Timer

When the Watchdog Timer expires during Sleep mode, it causes a Reset rather than a Non-maskable Interrupt (NMI).

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 24. Module: PMP

PMP address lines are not available for use as general purpose I/O when PMAEN = 0x0000.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 25. Module: I<sup>2</sup>C

At speeds above 100 kHz, setting the PEN bit to send a Stop does not release the SDA line.

#### Work around

The I<sup>2</sup>C module must be turned ON before every transaction, and turned OFF after the transaction completes.

#### **Affected Silicon Revisions**

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Χ  | Χ         |  |  |  |

#### 26. Module: Crypto Engine

The Crypto Engine processes data in big-endian order rather than little-endian.

#### Work around

Use the SWAPEN bit (CECON<5>) to byte-reverse the data on input. After the data is processed, it must be byte-reversed by software or programmable DMA.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 27. Module: Random Number Generator

True RNG mode does not function.

#### Work around

Instead, use Pseudo-Random Number Generator (PRNG) mode.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 28. Module: Flash

Under normal conditions, once the Code-Protect feature is enabled, a device cannot be accessed (read and/or write) through external interfaces such as ICSP or JTAG. To gain access through these interfaces, the Code-Protect bit must be erased, either by issuing an erase command (using ICSP or JTAG) or with the help of RTSP code. However, the device erase command using ICSP or JTAG does not function, once the Code-Protect feature is enabled.

#### Work arounds

#### Work around 1:

Use the RTSP method to update code in a Code-Protect enabled device. In this mode, Flash memory can be erased and programmed with desired data.

#### Work around 2:

Use the RTSP method with the Live-Update feature of the device to erase the Code-Protect bit. Using this method, the application will erase the Code-Protect bit located in the inactive Boot Flash memory, and update this Boot Flash sequence to a higher number versus the active Boot Flash memory. On the next POR, Boot Flash memory with the erased Code-Protect bit will be used to configure the device, including Code-Protect configuration.

| А3 | A4 |  |  |   |
|----|----|--|--|---|
| Х  |    |  |  | , |

#### 29. Module: ADC

When using Channel Scan, Class 3 inputs are always part of the Group Interrupt regardless of the setting of the AGIENx bits in the AD1IRQENx register. Conversions should only be part of the Group interrupt if a AGIENx bit is set.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 30. Module: SQI

A SQI Soft Reset, which is controlled by the RESET bit in the SQI1CFG register does work when the CLKDIV<7:0> bits in the SQI1CLKCON register have a value of two or higher.

#### Work around

Set the CLKDIV<7:0> bits to a value of zero or one.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 31. Module: SQI

XIP mode is not operational (MODE<2:0> bits = 011 in the SQI1CFG register).

#### Work around

Use PIO mode (MODE<2:0> bits = 001) or DMA mode (MODE<2:0> bits = 010).

#### Affected Silicon Revisions

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Χ  | Χ         |  |  |  |

#### 32. Module: SQI

Transmit and receive operation may not function properly.

#### Work around

Set the TXCMDTHR<5:0> and RXCMDTHR<5:0> bits in the SQI1CMDTHR register to multiples of 4 (32-bit aligned data buffers).

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 33. Module: SQI

The TXEMPTYISE, TXTHRISE, RXEMPTYISE, RXTHRISE, and CONEMPTYISE Interrupt Signal Enable bits in the SQI1INTSEN register are enabled on a device Reset.

#### Work around

Clear these bits by software.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 34. Module: SQI

Clock speed for read operations does not meet the maximum specification (SQ10) of 50 MHz. For read operations the maximum clock is 25 MHz.

#### Work around

None.

#### Affected Silicon Revisions

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 35. Module: SQI

For all resets, the Transmit Buffer Empty Status (TXEMPTYIF) bit in the SQI1INTSTAT register is cleared to zero instead of being set to one.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Х  | Χ  |  |  |  |

#### 36. Module: Comparator

The SIDL bit in the CMSTAT register is intended to stop all Comparator modules when the CPU enters Idle mode. However, this bit does not function, and all enabled modules will continue to operate.

#### Work around

Disable the Comparator module by clearing the ON bit in the CMxCON register prior to entering idle mode

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### 37. Module: Comparator

The Input Offset Voltage parameter (D300) is not within the published data sheet specification. The typical value is  $\pm 30$  mV.

#### Work around

None.

#### **Affected Silicon Revisions**

|   | А3 | A4 |  |  |  |
|---|----|----|--|--|--|
| I | Χ  | Χ  |  |  |  |

#### 38. Module: I/O Pins

When the Secondary Oscillator is disabled via the FSOSCEN bit (DEVCFG1<6>), the SOSCO pin does not tri-state and is driven to Vss. An I/O pin shared with the SOSCO function cannot be used as a general purpose input or output.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Χ  | Χ         |  |  |  |

#### 39. Module: I<sup>2</sup>C

When operating in Slave mode, the I<sup>2</sup>C module does not trigger an interrupt when an overrun condition occurs.

#### Work around

Monitor the I2COV bit in the I2CxSTAT register using software.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 40. Module: Flash Memory

Under normal conditions, setting the Program Write Protect (PWP) bits sets a mark below which the program memory is protected. Memory above this setting may be erased or written. However, the device protects all of program memory when any PWP bits are set.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Х  |  |  |  |

#### 41. Module: Oscillator

A crystal oscillator cannot be used as the input to the Primary Oscillator (OSC1/OSC2 pins).

#### Work around

Use an external clock or an internal FRC.

#### **Affected Silicon Revisions**

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 42. Module: 5V Tolerant I/O Pins

When internal pull-ups are enabled on 5V tolerant pins, the level as measured on the pin and available to external device inputs may not exceed the minimum value of VIH, and therefore qualify as a logic "high". However, with respect to the PIC32 device, as long as VDD  $\geq$  3V and the load doesn't exceed -50  $\mu A$ , the internal pull-ups are guaranteed to be recognized as a logic "high" internally to the device.

#### Work around

It is recommend to only use external pull-ups:

- To guarantee a logic "high" for external logic input circuits outside of the PIC32 device
- For PIC32 device inputs, if the external load exceeds -50 μA or VDD < 3V</li>

#### Affected Silicon Revisions

|   | А3 | A4 |  |  |  |
|---|----|----|--|--|--|
| ĺ | Χ  | Χ  |  |  |  |

#### 43. Module: ADC

The ADC module has the following restrictions:

- SH0 through SH4 functionality is not supported. Sampling must be performed on SH5 only.
- 2. Automatic Channel Scan mode is not supported. Channel Scan must be performed manually in software.

#### Work around

None.

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Χ  | Χ  |  |  |  |

#### 44. Module: ADC

The ADC module does not meet the published Throughput Rate (AD51) and Full-Scale Input Range (AD12) specifications. The updated Maximum Throughput Rate (AD51) specification is 125 ksps, assuming 16x Oversampling mode. The updated Maximum Full-Scale Input Range is 2.5V for both Differential and Singled-Ended modes. The updated Minimum Full-Scale Input Range is -2.5V for Differential mode.

#### Work around

None.

#### **Affected Silicon Revisions**

| А3 | <b>A4</b> |  |  |  |
|----|-----------|--|--|--|
| Х  | Х         |  |  |  |

#### 45. Module: Prefetch

The Prefetch module does not invalidate buffer contents when the module is disabled by setting PREFEN<1:0> to b00.

#### Work around

To disable the Prefetch module, execute four 32-bit NOPs before and after setting PREFEN<1:0> to b00.

| А3 | A4 |  |  |  |
|----|----|--|--|--|
| Х  | Х  |  |  |  |

#### **Data Sheet Clarifications**

The following typographic corrections and clarifications are to be noted for the latest version of the device data sheet (DS60001191**B**):

**Note:** Corrections are shown in **bold**. Where possible, the original bold text formatting has been removed for clarity.

#### 1. Module: Power-Down Current

Certain specifications in Table 36-8 were stated incorrectly in the data sheet. The correct values are shown in **bold** type in the following table.

#### TABLE 3: DC CHARACTERISTICS: POWER-DOWN CURRENT (IPD)

| DC CHAF       | DC CHARACTERISTICS               |   |    | Standard Operating Conditions: 2.2V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended |                         |  |  |  |  |  |  |
|---------------|----------------------------------|---|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--|--|--|--|--|--|
| Param.<br>No. | I Ivnical(2) I Maximum           |   |    | Units Conditions                                                                                                                                                                                                                                 |                         |  |  |  |  |  |  |
| Power-Do      | Power-Down Current (IPD) (Note 1 |   |    |                                                                                                                                                                                                                                                  |                         |  |  |  |  |  |  |
| DC40k         | 3                                | _ | mA | -40°C                                                                                                                                                                                                                                            |                         |  |  |  |  |  |  |
| DC40I         | 4                                | _ | mA | +25°C                                                                                                                                                                                                                                            | Base Power-Down Current |  |  |  |  |  |  |
| DC40n         | 10                               | _ | mA | +85°C                                                                                                                                                                                                                                            | Base Fower-Down Current |  |  |  |  |  |  |
| DC40m         | _                                | _ | mA | +125°C                                                                                                                                                                                                                                           |                         |  |  |  |  |  |  |

**Note 1:** The test conditions for IPD current measurements are as follows:

- Oscillator mode is EC (for 8 MHz and below) and EC+PLL (for above 8 MHz) with OSC1 driven by external square wave from rail-to-rail, (OSC1 input clock input over/undershoot < 100 mV required)
- OSC2/CLKO is configured as an I/O input pin
- USB PLL is disabled, PBCLKx divisor = 1:128 ('x' ≠ 7)
- · CPU is in Sleep mode
- L1 Cache and Prefetch modules are disabled
- No peripheral modules are operating, (ON bit = 0), and the associated PMD bit is set
- WDT, DMT, Clock Switching, Fail-Safe Clock Monitor, and Secondary Oscillator are disabled
- · All I/O pins are configured as inputs and pulled to Vss
- MCLR = VDD
- · RTCC and JTAG are disabled
- Voltage regulator is in Stand-by mode (VREGS = 0)
- 2: Data in the "Typical" column is at 3.3V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

#### 2. Module: Operating Conditions

The Standard Operating Conditions in the current version of the data sheet were incorrectly stated as 2.2V to 3.6V. The correct range is 2.3V to 3.6V.

#### **Operating Conditions** (See the first page of the data sheet)

- 2.3V to 3.6V, -40°C to +85°C, DC to 200 MHz
- 2.3V to 3.6V, -40°C to +125°C (Planned)

#### Absolute Maximum Ratings (see page 555 of the data sheet)

Voltage on any 5V tolerant pin with respect to Vss when VDD < 2.3V (Note 3) ...... -0.3V to +3.6V

#### **Electrical Specification Table Headings**

All tables in 36.0 "Electrical Specifications", which include the Standard Operating Conditions in their headings, should show the amended range, as follows:

Standard Operating Conditions: 2.3V to 3.6V (unless otherwise stated)

Operating temperature  $-40^{\circ}C \le TA \le +85^{\circ}C$  for Industrial

 $-40^{\circ}$ C  $\leq$  TA  $\leq$  +125 $^{\circ}$ C for Extended

#### **DC Characteristics** (See page 556 and 557 of the data sheet)

#### TABLE 36-1: OPERATING MIPS VS. VOLTAGE

| Characteristic | V <sub>DD</sub> Range | Temp. Range     | Max. Frequency     | Comment |  |
|----------------|-----------------------|-----------------|--------------------|---------|--|
|                | (in Volts)            | (in °C)         | PIC32MZ EC Devices |         |  |
| DC5            | <b>2.3V</b> -3.6V     | -40°C to +85°C  | 200 MHz            | _       |  |
| DC5b           | <b>2.3V</b> -3.6V     | -40°C to +125°C | 200 MHz            | Planned |  |

#### **TABLE 36-4:** DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

| Param.<br>No. | Symbol            | Characteristics | Min. | Typical | Max. | Units | Conditions |  |  |  |
|---------------|-------------------|-----------------|------|---------|------|-------|------------|--|--|--|
| Operatir      | Operating Voltage |                 |      |         |      |       |            |  |  |  |
| DC10          | VDD               | Supply Voltage  | 2.3  | _       | 3.6  | V     | _          |  |  |  |

#### **TABLE 36-5**: **ELECTRICAL CHARACTERISTICS: BOR**

| Param.<br>No. | Symbol | Characteristics                         | Min. | Typical | Max. | Units | Conditions |
|---------------|--------|-----------------------------------------|------|---------|------|-------|------------|
| BO10          | _      | BOR Event on VDD transition high-to-low | 1.9  | 1       | 2.3  | ٧     | _          |

#### AC Characteristics (see page 590 in the data sheet)

#### **TABLE 36-37: ADC1 MODULE SPECIFICATIONS**

| Param.        | Symbol    | Characteristics        | Min.                               | Typical | Max.                                         | Units | Conditions                        |  |  |  |
|---------------|-----------|------------------------|------------------------------------|---------|----------------------------------------------|-------|-----------------------------------|--|--|--|
| Device Supply |           |                        |                                    |         |                                              |       |                                   |  |  |  |
| AD01          | AVDD      | Module VDD Supply      | Greater of VDD – 0.3 or <b>2.3</b> | _       | Lesser of<br>V <sub>DD</sub> + 0.3<br>or 3.6 | V     | _                                 |  |  |  |
| Referen       | ce Inputs |                        |                                    |         |                                              |       |                                   |  |  |  |
| AD05<br>AD05a | VREFH     | Reference Voltage High | AVss + 1.2<br>2.3                  |         | AVDD<br>3.6                                  | V     | (Note 1)<br>VREFH = AVDD (Note 3) |  |  |  |

#### 3. Module: Internal FRC Accuracy

Certain specifications in Table 36-19 were stated incorrectly in the data sheet. The correct values are shown in **bold** type in the following table.

#### TABLE 36-19: INTERNAL FRC ACCURACY

| AC CHA        | RACTERISTICS           | Standard Operating Conditions: 2.2V to 3.6V (unless otherwise stated) Operating temperature $ -40^{\circ}C \leq TA \leq +85^{\circ}C \text{ for Industrial } \\ -40^{\circ}C \leq TA \leq +125^{\circ}C \text{ for Extended} $ |         |      |       |                                                             |  |  |  |
|---------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-------|-------------------------------------------------------------|--|--|--|
| Param.<br>No. | Characteristics        | Min.                                                                                                                                                                                                                           | Typical | Max. | Units | Conditions                                                  |  |  |  |
| Internal F    | RC Accuracy @ 8.00 MHz |                                                                                                                                                                                                                                |         |      |       |                                                             |  |  |  |
| F20           | FRC                    | -0.9                                                                                                                                                                                                                           | _       | +0.9 | %     | $0^{\circ}\text{C} \leq \text{TA} \leq +70^{\circ}\text{C}$ |  |  |  |
|               |                        | -5                                                                                                                                                                                                                             | 1       | +5   | %     | $-40$ °C $\leq$ TA $\leq$ +85°C                             |  |  |  |

#### 4. Module: Internal LPRC Accuracy

Certain specifications in Table 36-20 were stated incorrectly and omitted in the data sheet. The correct values are shown in **bold** type in the following table.

#### **TABLE 36-20: INTERNAL LPRC ACCURACY**

| AC CHA        | RACTERISTICS                   | Standard Operating Conditions: 2.2V to 3.6V (unless otherwise stated) Operating temperature $-40^{\circ}\text{C} \le \text{Ta} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{Ta} \le +125^{\circ}\text{C}$ for Extended |  |  |  |  |  |  |  |  |  |
|---------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Param.<br>No. | Characteristics                | Min. Typical Max. Units Conditions                                                                                                                                                                                                               |  |  |  |  |  |  |  |  |  |
| Internal      | LPRC @ 32.768 kHz              |                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |
| F21           | LPRC                           | -5 — +5 % 0°C ≤ TA ≤ +85°C                                                                                                                                                                                                                       |  |  |  |  |  |  |  |  |  |
|               | -20 — +20 % -40°C ≤ TA ≤ +85°C |                                                                                                                                                                                                                                                  |  |  |  |  |  |  |  |  |  |

### 5. Module: Internal Backup FRC (BFRC) Accuracy

Certain specifications in Table 36-21 were stated incorrectly in the data sheet. The correct values are shown in **bold** type in the following table.

#### TABLE 36-21: INTERNAL BACKUP FRC (BFRC) ACCURACY

| AC CHA        | RACTERISTICS                   | Standard Operating Conditions: 2.2V to 3.6V (unless otherwise stated) |            |  |  |  |  |  |  |  |  |
|---------------|--------------------------------|-----------------------------------------------------------------------|------------|--|--|--|--|--|--|--|--|
| Param.<br>No. | Characteristics                | Min.                                                                  | Conditions |  |  |  |  |  |  |  |  |
| Internal      | Internal BFRC Accuracy @ 8 MHz |                                                                       |            |  |  |  |  |  |  |  |  |
| F22           | BFRC                           | -10 — +10 % — —                                                       |            |  |  |  |  |  |  |  |  |

### 6. Module: ADC1 Module Specifications and Timing Requirements

 Certain specifications in Table 36-37 were stated incorrectly in the data sheet. The correct values are shown in **bold** type in the following table.

#### **TABLE 36-37: ADC1 MODULE SPECIFICATIONS**

| AC CHA        | RACTERIS    | TICS <sup>(5,6)</sup>                                | Standard Ope<br>(unless otherw<br>Operating tem | wise stated        | )                                |                          | 5): <b>2.3V</b> to 3.6V<br>C for Industrial        |
|---------------|-------------|------------------------------------------------------|-------------------------------------------------|--------------------|----------------------------------|--------------------------|----------------------------------------------------|
| Param.        | Symbol      | Characteristics                                      | Min.                                            | Typical            | Max.                             | Units                    | Conditions                                         |
| Device S      | Supply      |                                                      | •                                               |                    |                                  |                          | •                                                  |
| AD01          | AVDD        | Module VDD Supply                                    | Greater of VDD – 0.3 or <b>2.3</b>              | _                  | Lesser of<br>VDD + 0.3<br>or 3.6 | V                        | _                                                  |
| AD02          | AVss        | Module Vss Supply                                    | Vss                                             | _                  | Vss + 0.3                        | V                        | _                                                  |
| Reference     | ce Inputs   |                                                      |                                                 |                    |                                  |                          |                                                    |
| AD05          | VREFH       | Reference Voltage High                               | AVss + 1.2                                      | _                  | AVDD                             | V                        | VREFH = VREF+ (Note 1)                             |
| AD06          | VREFL       | Reference Voltage Low                                | AVss                                            | _                  | VREFH – 1.2                      | V                        | (Note 1)                                           |
| AD07          | VREF        | Absolute Reference<br>Voltage (VREFH – VREFL)        | 1.2                                             | _                  | AVDD                             | V                        | (Notes 4)                                          |
| AD08<br>AD08a | IREF        | Current Drain                                        |                                                 | <b>100</b><br>.002 | <b>150</b><br>1                  | μ <b>Α</b><br>μ <b>Α</b> | ADC operating<br>ADC off                           |
| Analog I      | nput        |                                                      |                                                 |                    |                                  |                          |                                                    |
| AD12          | VINH-VINL   | Full-Scale Input Range                               | - VREFH                                         | _                  | + VREFH<br>+ VREFH               | V<br>V                   | Differential Single-ended                          |
| AD14          | VINCM       | Common Mode Input<br>Voltage                         | AVss +<br>VREF/2                                | _                  | AVDD –<br>VREF/2                 | V                        | ——————————————————————————————————————             |
| AD17          | Rin         | Recommended<br>Impedance of Analog<br>Voltage Source | _                                               | _                  | 200                              | Ω                        | (Note 1) For minimum sampling time                 |
| ADC Acc       | curacy – Me | asurements with External \                           | /REF+/VREF-                                     |                    |                                  |                          |                                                    |
| AD20c         | Nr          | Resolution                                           | 1                                               | 10 data bits       | 3                                | bits                     | _                                                  |
| AD21c         | INL         | Integral Nonlinearity                                | _                                               | ±2                 | _                                | LSb                      | VINL = VREF- = VREFL = 0V,<br>VREF+ = VREFH = 3.0V |
| AD22c         | DNL         | Differential Nonlinearity                            | _                                               | ±2                 | _                                | LSb                      | VINL = VREF- = VREFL = 0V,<br>VREF+ = VREFH = 3.0V |
| AD23c         | GERR        | Gain Error                                           | _                                               | ±8                 | _                                | LSb                      | VINL = VREF- = VREFL = 0V,<br>VREF+ = VREFH = 3.0V |
| AD24c         | EOFF        | Offset Error                                         | _                                               | ±10                | _                                | LSb                      | VINL = VREF- = VREFL = 0V,<br>VREF+ = VREFH = 3.0V |
| AD25e         | _           | Monotonicity                                         | _                                               | _                  | _                                | _                        | Guaranteed                                         |
| Dynamic       | Performan   | ce                                                   |                                                 |                    |                                  |                          |                                                    |
| AD31b         | SINAD       | Signal to Noise and Distortion                       | 48                                              | _                  | > 54                             | dB                       | (Notes 2)                                          |
| AD34b         | ENOB        | Effective Number of bits                             | 8                                               | _                  | 9                                | bits                     | (Notes 2)                                          |

- Note 1: These parameters are not characterized or tested in manufacturing.
  - 2: Characterized with a 1 kHz sine wave.
  - 3: The ADC module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is guaranteed, but not characterized.
  - 4: The BOOST bit (AD1CON2<6>) must be set to '1' when  $VREF \le 1.8V$ .
  - 5: Specifications are based on adherence to the requirements listed in 28.1 "ADC Configuration Requirements".
  - 6: External precision VREF+ and VREF- must be used at all times.

b) Certain specifications in Table 36-38 were stated incorrectly in the data sheet. The correct values are shown in **bold** type in the following table.

#### TABLE 36-38: ANALOG-TO-DIGITAL CONVERSION TIMING REQUIREMENTS

| AC CHA        | RACTERIS  | STICS <sup>(2,5)</sup>                              | (unless                               |                     | se stated | )     | see Note 2, <b>5</b> ): <b>2.3V</b> to 3.6V<br>≤ TA ≤ +85°C for Industrial                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------|-----------|-----------------------------------------------------|---------------------------------------|---------------------|-----------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Param.<br>No. | Symbol    | Characteristics                                     | Min.                                  | Typ. <sup>(1)</sup> | Max.      | Units | Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Clock Pa      | arameters |                                                     |                                       |                     |           |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| AD50          | TAD       | ADC Clock<br>Period                                 | 62.5                                  | _                   | 1000      | ns    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Through       | put Rate  |                                                     |                                       |                     |           |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| AD51          | FTP       | SH0 – SH4<br>(Class 1 Inputs)                       | _                                     | _                   | _         | _     | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |           | SH5<br>(Class 2 and 3<br>Inputs)                    | l                                     |                     | 500       | ksps  | Single Class 2 or 3 input, <b>16</b> MHz ADC Clock, Source impedance $\leq$ 200 $\Omega$ , SAMC = <b>3</b> , Assumes there are no pending sample conversion operations at time of trigger. ( <b>Notes 3, 4</b> )                                                                                                                                                                                                                                                                                                            |
|               |           |                                                     | _                                     | 16                  | Msps      | _     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Timing P      | arameters |                                                     |                                       |                     |           |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| AD60          | TSAMP     | Sample Time for<br>SH0-SH4<br>(Class 1 Inputs)      | _                                     | ı                   | _         | TAD   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|               |           | Sample Time for<br>SH5<br>(Class 2 and 3<br>Inputs) | 3<br>6<br>9<br>35<br>68<br>133<br>256 |                     |           | TAD   | Source Impedance $\leq$ 200 $\Omega$ , <b>16</b> MHz ADC clock Source Impedance $\leq$ 500 $\Omega$ , <b>16</b> MHz ADC clock Source Impedance $\leq$ 1 K $\Omega$ , <b>16</b> MHz ADC clock Source Impedance $\leq$ 5 K $\Omega$ , <b>16</b> MHz ADC clock Source Impedance $\leq$ 10 K $\Omega$ , <b>16</b> MHz ADC clock Source Impedance $\leq$ 20 K $\Omega$ , <b>16</b> MHz ADC clock Source Impedance $\leq$ 35 K $\Omega$ , <b>16</b> MHz ADC clock Source Impedance $\leq$ 35 K $\Omega$ , <b>16</b> MHz ADC clock |
| AD62          | TCONV     | Conversion Time (after sample time is complete)     | _                                     | _                   | 10        | TAD   | For SH5, TSAMP + TCONV provides Trigger to data ready timing;                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| AD64          | TCAL      | Calibration Time                                    | ı                                     | 160                 | 1         | TAD   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| AD65          | TWAKE     | Wake-up time<br>from Low-Power<br>Mode              | _                                     | 2                   | _         | TAD   | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Note 1: These parameters are not characterized, or tested in manufacturing.

- 3: Assuming correct PLL configuration (i.e., 192 MHz system clock).
- 4: Assuming 4x Oversampling mode.
- 5: Specifications are based on adherence to the requirements listed in 28.1 "ADC Configuration Requirements".

<sup>2:</sup> The ADC module is functional at VBORMIN < VDD < VDDMIN, but with degraded performance. Unless otherwise stated, module functionality is guaranteed, but not characterized.

### 7. Module: ADC Configuration Requirements

To meet ADC specifications, the following steps must be performed:

1. Set the ADC Configuration words, as follows:

```
AD1CAL1 = 0xF8894530;

AD1CAL2 = 0x01E4AF69;

AD1CAL3 = 0x0FBBBBB8;

AD1CAL4 = 0x000004AC;

AD1CAL5 = 0x02000002;
```

 Perform self-calibration. The input mode for SH0-SH5 must be set to the unipolar differential input mode by setting the SHxMOD<1:0> bits (AD1MOD<1:0>) = 10.

**Note:** SH0 through SH4 functionality is not supported, but is required for autocalibration. Sampling must be performed on SH5 only.

- ADC module access directly by the CPU of any Special Function Registers while the module is operating is not supported. ADC must be configured in DMA mode to read result registers.
- 4. After any Reset, a software offset calibration must be performed by connecting the ADC to the Internal Band Gap Reference (IVREF) source and taking the average of 256 16 sequential measurements, discarding the first 16 of 256 results by the ADC in 16x hardware oversampling, (i.e., 256 \* 16x = 4096), using the DMA. Then, compute the difference to the specified 1.2V IVREF voltage versus the actual. The LSB count difference error must be applied by software to subsequent user application ADC conversion results to compensate for the offset error according to the following:
  - a) If the IVREF ADC average count measured is ≥ 1.2V ideal count:
     ADC normalized result = (User ADC Result count (IVREF ADC average count Ideal 1.2V count))
  - b) If the IVREF ADC AVG count measured is < 1.2V ideal count: ADC normalized result = (User ADC Result count + (Ideal 1.2V count – IVREF ADC average count))

- The ADC Clock (i.e., TAD) must be limited to 1 MHz ≤ TAD ≤ 16 MHz (i.e., 1000 ns ≤ TAD ≤ 62.5 ns.
- 6. ADC maximum conversion rate:
  - a) 125 ksps
  - b) For ADC SH5: SR = ((Samc + 1)TAD + 4TAD), Samc(min) = 3.
- 7. ADC  $\geq$  16x hardware oversampling is required.

Note: 16x hardware oversampling gives a 14-bit ADC result, 256x hardware oversampling gives a 16-bit ADC result.

- The first (16) conversion in 16x Oversampling mode after enabling the ADC, regardless of the ADC hardware oversampling filter selected, must be discarded.
- 9. External precision VREF+ and VREF- must be used at all times (set the VREFSEL<2:0> bits (AD1CON3<12:10>) = 'b011).

#### 8. Module: SQI Timing Requirements

Specifications for parameter SQ10 (FCLK) in Table 36-33 were stated incorrectly in the data sheet. The correct values are shown in the following table.

#### **TABLE 36-33: SQI TIMING REQUIREMENTS**

| AC CHARACTERISTICS |        |                                 | $\begin{tabular}{lll} Standard Operating Conditions: 2.2V to 3.6V \\ (unless otherwise stated) \\ Operating temperature & -40°C \le TA \le +85°C for Industrial \\ -40°C \le TA \le +125°C for Extended \\ \end{tabular}$ |     |     |       |            |  |
|--------------------|--------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------------|--|
| Param.<br>No.      | Symbol | Characteristic                  | Min                                                                                                                                                                                                                       | Тур | Max | Units | Conditions |  |
| SQ10               | FCLK   | Serial Clock Frequency (1/TsQI) | _                                                                                                                                                                                                                         | _   | 50  | MHz   |            |  |

### 9. Module: DC Temperature and Voltage Specifications

Specifications for parameter DC17 (SVDD) in Table 36-4 were stated incorrectly in the data sheet. The correct values are shown in **bold** type in the following table.

#### TABLE 36-4: DC TEMPERATURE AND VOLTAGE SPECIFICATIONS

| DC CHARACTERISTICS |            |                                                              | Standard Operating Conditions: 2.2V to 3.6V (unless otherwise stated)   Operating temperature $-40^{\circ}\text{C} \le \text{TA} \le +85^{\circ}\text{C}$ for Industrial $-40^{\circ}\text{C} \le \text{TA} \le +125^{\circ}\text{C}$ for Extended |            |        |      |   |
|--------------------|------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|------|---|
| Param.<br>No.      | Symbol     | Characteristics                                              | Min.                                                                                                                                                                                                                                               | Conditions |        |      |   |
| Operatir           | ng Voltage |                                                              |                                                                                                                                                                                                                                                    |            |        |      |   |
| DC17               | SVDD       | VDD Rise Rate<br>to Ensure Internal<br>Power-on Reset Signal | 0.00004                                                                                                                                                                                                                                            |            | 0.0004 | V/μs | _ |

### 10. Module: Recommended Minimum Connection

Note 1 in Figure 2-1: Recommended Minimum Connection in the data sheet incorrectly states that the VUSB3V3 pin must be connected to VDD if the USB module is not used.

The correct configuration is for this pin to be connected to **Vss** when the USB module is not used.

# 11. Module: USB OTG Electrical Specifications and System Timing Requirements

Note 2 for the Characteristics column was omitted from Table 36-43: USB OTG Electrical Specifications. The notes should read: See OS51 for system frequency requirements.

Specifications for parameter OS51 (Fsys) in Table 36-17: System Timing Requirements, were omitted in the data sheet. The correct values are shown in **bold** type in the following table.

#### **TABLE 36-17: SYSTEM TIMING REQUIREMENTS**

| AC CHARACTERISTICS |        |                  | Standard Operating Conditions: 2.2V to 3.6V (unless otherwise stated)   Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for Industrial $-40^{\circ}C \le TA \le +125^{\circ}C$ for Extended |         |         |       |                     |  |
|--------------------|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-------|---------------------|--|
| Param.<br>No.      | Symbol | Characteristics  | Minimum                                                                                                                                                                                                  | Typical | Maximum | Units | Conditions          |  |
| OS51               | Fsys   | System Frequency | DC                                                                                                                                                                                                       | _       | 200     | MHz   | USB module disabled |  |
|                    |        |                  | 30                                                                                                                                                                                                       | _       | 200     | MHz   | USB module enabled  |  |

#### APPENDIX A: REVISION HISTORY

#### Rev A Document (11/2013)

Initial release of this document, issued for revision A3 silicon.

This version includes the following issues: 1 (ADC), 2 (ADC), 3 (Boot Flash), 4 (Comparator Voltage Reference), 5 (Ethernet Controller), 6 (Ethernet Controller), 7 (Ethernet Controller), 8 (I/O Port), 9 (Oscillator), 10 (Oscillator), 11 (Secondary Oscillator), 12 (LPRC Oscillator), 13 (Power-Saving Modes), 14 (Power-Saving Modes), 15 (SPI), 16 (SQI), 17 (System Bus), 18 (USB), 19 (USB), 20 (USB), 21 (USB), 22 (Watchdog Timer), 23 (Watchdog Timer), 24 (PMP), 25 (I<sup>2</sup>C), 26 (Crypto Engine), and 27 (Random Number Generator).

#### Rev B Document (12/2013)

Updated issues 7 (Ethernet Controller) and 14 (Power-Saving Modes).

Content in issue 21, which was included in a previous errata version, was removed and this issue has been marked as **Reserved**.

Added data sheet clarification issues 1 (Power-Down Current) and 2 (Operating Conditions), and silicon issues 28 (Flash) and 29 (ADC).

#### Rev C Document (4/2014)

Updated for revision A4 silicon.

Content in issues 12 and 16, which was included in a previous errata version, was removed and these issues have been marked as **Reserved**.

Added silicon issues 30 (SQI), 31 (SQI), 32 (SQI), 33 (SQI), 34 (SQI), 35 (SQI), 36 (Comparator), 37 (Comparator), 38 (I/O Pins), 39 (I<sup>2</sup>C), 40 (Flash Memory), 41 (Oscillator), 42 (5V Tolerant I/O Pins), 43 (ADC), 44 (ADC), and 45 (Prefetch).

Added data sheet clarification issues 3 (Internal FRC Accuracy), 4 (Internal LPRC Accuracy), 5 (Internal Backup FRC (BFRC) Accuracy), 6 (ADC1 Module Specifications and Timing Requirements), 7 (ADC Configuration Requirements), 8 (SQI Timing Requirements), 9 (DC Temperature and Voltage Specifications), 10 (Recommended Minimum Connection), and 11 (USB OTG Electrical Specifications and System Timing Requirements).

#### Note the following details of the code protection feature on Microchip devices:

- Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the
  intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our
  knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data
  Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949

#### **Trademarks**

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MTP, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

Analog-for-the-Digital Age, Application Maestro, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, SQI, Serial Quad I/O, Total Endurance, TSHARC, UniWinDriver, WiperLock, ZENA and Z-Scale are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

GestIC and ULPP are registered trademarks of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2013-2014, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-63276-193-4

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.



### **Worldwide Sales and Service**

#### **AMERICAS**

Corporate Office 2355 West Chandler Blvd.

Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support:

http://www.microchip.com/

support Web Address:

www.microchip.com

Atlanta

Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

**Austin, TX** Tel: 512-257-3370

**Boston** 

Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL

Tel: 630-285-0071 Fax: 630-285-0075

Cleveland

Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** 

Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Novi. MI

Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN

Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles

Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

**San Jose, CA** Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

**Asia Pacific Office** 

Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong

Tel: 852-2943-5100 Fax: 852-2401-3431

**Australia - Sydney** Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

China - Beijing

Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

China - Chengdu

Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588

Fax: 86-23-8980-9588

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

China - Hong Kong SAR

Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460

Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355

Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533

Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

**China - Shenyang** Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200

Fax: 86-755-8203-1760 China - Wuhan

Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252

Fax: 86-29-8833-7256
China - Xiamen
Tel: 86-592-2388138

Fax: 86-592-2388130 China - Zhuhai

Tel: 86-756-3210040 Fax: 86-756-3210049

#### ASIA/PACIFIC

India - Bangalore

Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi

Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune

Tel: 91-20-3019-1500

Japan - Osaka

Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

Japan - Tokyo

Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

Korea - Daegu

Tel: 82-53-744-4301 Fax: 82-53-744-4302

**Korea - Seoul** Tel: 82-2-554-7200 Fax: 82-2-558-5932 or

82-2-558-5934

Malaysia - Kuala Lumpur

Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang

Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila

Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore

Tel: 65-6334-8870 Fax: 65-6334-8850

Taiwan - Hsin Chu

Tel: 886-3-5778-366 Fax: 886-3-5770-955

Taiwan - Kaohsiung Tel: 886-7-213-7830

Taiwan - Taipei

Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok

Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### **EUROPE**

Austria - Wels

Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

Denmark - Copenhagen

Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris

Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf

Tel: 49-2129-3766400

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

Germany - Pforzheim Tel: 49-7231-424750

Italy - Milan

Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice

Tel: 39-049-7625286

Netherlands - Drunen Tel: 31-416-690399

Fax: 31-416-690340 Poland - Warsaw

Tel: 48-22-3325737

Spain - Madrid

Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm

Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

03/25/14