## EHB205 Introduction to Logic Design 2nd Homework

Due Date: 28.10.2022

## Part 1

- 1) Demonstrate the validity of the following identities by means of truth tables:
  - a. ((x + y + z) x y)' = x' y' z' + x + y
  - b. x + x' y z = (x + y)(x + z)
  - c. x(x' + y + z) = xy + xz
- 2) Simplify the following Boolean expressions to a minimum number of literals:
  - a. ABC + A'B + ABC'
  - b. x'yz + xz
  - c. (x + y)'(x' + y')
  - d. xy + x(wz + wz')
  - e. (BC' + A'D) (AB' + CD')
  - f. (a' + c')(a + b' + c')
- 3) Boolean functions for the outputs  $c_2(a_1,a_0,b_1,b_0)$ ,  $c_1(a_1,a_0,b_1,b_0)$  and  $c_0(a_1,a_0,b_1,b_0)$  shown by the below truth table will be implemented in Part 2.
  - a. Find sum of product (SOP) representations of the Boolean functions  $c_2(a_1,a_0,b_1,b_0)$ ,  $c_1(a_1,a_0,b_1,b_0)$  and  $c_0(a_1,a_0,b_1,b_0)$  defined by the below truth table.
  - b. Simplify the  $c_2(a_1,a_0,b_1,b_0)$ ,  $c_1(a_1,a_0,b_1,b_0)$  and  $c_0(a_1,a_0,b_1,b_0)$  Boolean functions.

| a <sub>1</sub> | ao | b <sub>1</sub> | $\mathbf{b_0}$ | C <sub>2</sub> | c <sub>1</sub> | c <sub>0</sub> |
|----------------|----|----------------|----------------|----------------|----------------|----------------|
| 0              | 0  | 0              | 0              | 0              | 0              | 0              |
| 0              | 0  | 0              | 1              | 0              | 0              | 1              |
| 0              | 0  | 1              | 0              | 0              | 1              | 0              |
| 0              | 0  | 1              | 1              | 0              | 1              | 1              |
| 0              | 1  | 0              | 0              | 0              | 0              | 1              |
| 0              | 1  | 0              | 1              | 0              | 1              | 0              |
| 0              | 1  | 1              | 0              | 0              | 1              | 1              |
| 0              | 1  | 1              | 1              | 1              | 0              | 0              |
| 1              | 0  | 0              | 0              | 0              | 1              | 0              |
| 1              | 0  | 0              | 1              | 0              | 1              | 1              |
| 1              | 0  | 1              | 0              | 1              | 0              | 0              |
| 1              | 0  | 1              | 1              | 1              | 0              | 1              |
| 1              | 1  | 0              | 0              | 0              | 1              | 1              |
| 1              | 1  | 0              | 1              | 1              | 0              | 0              |
| 1              | 1  | 1              | 0              | 1              | 0              | 1              |
| 1              | 1  | 1              | 1              | 1              | 1              | 0              |

## Part2

- 1) Create a new project as explained in your first homework.
- 2) Take "OR\_gate.vhd" and "OR\_gate\_tb.vhd" files from Ninova. You will design your circuit by changing these files.
- 3) "Save As" "OR\_gate.vhd" file by giving name "Boolean\_Function\_Case\_Statement.vhd" that will be used to define one of your designs.
- 4) Add your "Boolean\_Function\_Case\_Statement.vhd" file by "Add Sources", "Add or create design sources" to your project.

- 5) Change the names and the number of inputs and outputs according to the truth table given above. You have four inputs, a<sub>1</sub>, a<sub>0</sub>, b<sub>1</sub>, b<sub>0</sub> and three outputs, c<sub>2</sub>, c<sub>1</sub> and c<sub>0</sub>.
- 6) Change the data types of inputs and outputs according to the examples given in the following web pages
- <a href="http://www.csit-sun.pub.ro/courses/Masterat/Materiale\_Suplimentare/Xilinx%20Synthesis%20Technolog">http://www.csit-sun.pub.ro/courses/Masterat/Materiale\_Suplimentare/Xilinx%20Synthesis%20Technolog</a> y/toolbox.xilinx.com/docsan/xilinx4/data/docs/xst/vhdl3.html
- <a href="https://startingelectronics.org/software/VHDL-CPLD-course/tut13-VHDL-data-types-and-operators/">https://startingelectronics.org/software/VHDL-CPLD-course/tut13-VHDL-data-types-and-operators/</a>
- http://www.brunel.ac.uk/~eestmba/hdl/dtypevhdl1.html
- <a href="https://en.wikibooks.org/wiki/Programmable\_Logic/VHDL\_Data\_Types">https://en.wikibooks.org/wiki/Programmable\_Logic/VHDL\_Data\_Types</a>
- https://web.engr.oregonstate.edu/~sllu/vhdl/lec2e.html
- 7) Describe the functionality of your circuit under "architecture begin" by using "case statement" as given in the following web pages
- https://www.ics.uci.edu/~jmoorkan/vhdlref/cases.html
- https://www.nandland.com/vhdl/examples/example-case-statement.html
- <a href="https://www.allaboutcircuits.com/technical-articles/sequential-vhdl-if-and-case-statements/">https://www.allaboutcircuits.com/technical-articles/sequential-vhdl-if-and-case-statements/</a>
- http://vhdl.renerta.com/mobile/source/vhd00014.htm
- https://insights.sigasi.com/tech/signal-assignments-vhdl-withselect-whenelse-and-case/
- **8**) Make sure that "Boolean\_Function\_Case\_Statement.vhd" is your top module. You can change top module by right click to the module that you would like to implement and choose "Set as Top" from the list. Produce the RTL schematic of your design.
- 9) "Save As" "OR\_gate\_tb.vhd" file by giving name "Boolean\_Function\_Case\_Statement\_tb.vhd" that will be used to describe your testbench for simulation of your design represented in Part 2.3.
- **10**) Add your "Boolean\_Function\_Case\_Statement\_tb.vhd" by "Add Sources", "Add or create simulation sources" to your project.
- 11) Write the test bench file to test your design by using "Boolean\_Function\_Case\_Statement\_tb.vhd". You can find examples to write testbenches in VHDL in the following web pages. Simulate your design, produce wave form for your report.
- https://vhdlguide.readthedocs.io/en/latest/vhdl/testbench.html
- https://www.fpgatutorial.com/how-to-write-a-basic-testbench-using-vhdl/
- https://allaboutfpga.com/vhdl-testbench-tutorial/
- https://technobyte.org/testbench-vhdl-types-examples-steps/
- **12**) "Save As" "Boolean\_Function\_Case\_Statement.vhd" file by giving name "Boolean\_Function\_Data\_Flow.vhd" that will be used to describe your second design.
- 13) Add your "Boolean\_Function\_Data\_Flow.vhd" file by "Add Sources", "Add or create design sources" to your project.
- 14) Add your "Boolean\_Function\_Data\_Flow.vhd" file to your project.
- 15) Describe the functionality of your circuit under "architecture begin" by using "data flow modelling" as given in the following web pages

- <a href="https://vhdlguide.readthedocs.io/en/latest/vhdl/dataflow.html">https://vhdlguide.readthedocs.io/en/latest/vhdl/dataflow.html</a>
- <a href="https://www.oreilly.com/library/view/vhdl/9788131732113/xhtml/chapter005.xhtml">https://www.oreilly.com/library/view/vhdl/9788131732113/xhtml/chapter005.xhtml</a>
- https://buzztech.in/vhdl-modelling-styles-behavioral-dataflow-structural/
- https://www.technobyte.org/vhdl-code-for-an-encoder-dataflow/
- **16)** Make sure that your "Boolean\_Function\_Data\_Flow.vhd" is your top module. Produce the RTL schematic of your design.
- 17) "Save As" "Boolean\_Function\_Case\_Statement\_tb.vhd" file by giving name "Boolean\_Function\_Data\_Flow\_tb.vhd" that will represent your testbench for simulation of your second design represented in Part 2.15.
- **18)** Add your "Boolean\_Function\_Data\_Flow\_tb.vhd" by "Add Sources", "Add or create simulation sources" to your project.
- **19)** Write the test bench file to test your design by using "Boolean Function Data Flow tb.vhd". Simulate your design.

## References

- 1) Morris Mano, Micheal Ciletti, **Digital Design**, Fifth Edition, Pearson.
- 2) Frank Vahid, **Digital design, with RTL design, VHDL, and Verilog,** Hoboken, NJ: John Wiley, 2010
- **3)** Peter D Minns, **FSM-based digital design using Verilog HDL**, Chichester, England : J. Wiley & Sons , c2008
- **4)** Pong P. Chu, **FPGA** prototyping by Verilog examples Xilinx Spartan -3 version, Hoboken, N.J.: J. Wiley & Sons, c2008