## **2DIGITAL SYSTEM DESIGN APPLICATIONS**

(CRN: 11275)

## THE REPORT OF EXPERIMENT - 1



Faculty of Electrical and Electronics Engineering
Electronics and Communication Engineering

Yusuf Tekin - 040200043

## 1. AND Gate

## **Verilog Code:**

```
`timescale 1ns / 1ps
module AND(
   input I1,
   input I2,
   output 0
   );
   assign 0 = I1 & I2;
endmodule
```

For an AND gate it is needed two inputs and an output. The output and input values must be wire due to the lack of need for a sequential block in the code like "initial" or "always".

#### **Testbench Code:**

```
`timescale 1ns / 1ps
module AND_tb();
    reg I1 = 0;
    reg I2 = 0;
    wire 0;
AND uut (
    .I1(I1),
    .I2(I2),
    .0(0)
);
initial begin
    I1 = 0; I2 = 0; #10;
    I1 = 1; I2 = 0; #10;
    I1 = 0; I2 = 1; #10;
    I1 = 1; I2 = 1; #10;
    $finish();
end
endmodule
```

To be able to register I1 and I2 values in the initial block, it is needed to define I1 and I2 as "reg" and "O" as wire. In this code, the test values are chosen to be able to fully simulate an AND gate truth table.

#### **Behavioral Simulation Wave:**



It can be seen in the screenshot that the values given in the testbench code are executed as intended with the correct responses. The output "O" has revealed to be act as an output of an and gate indeed.

## **RTL** and Technology Schematics:





With the 2 inputs and an output, the first schematic is the *RTL Schematic* of an and gate. Second schematic is the *Technology Schematic* with the use of LUT and buffers. Buffers are needed to be used for the optimum continuetion of the electrical signals and the *LUT(Look Up* 

*Table)* is a memory unit that stores the truth table for any logic function. After the synthesis, the truth table of AND gate is stored in the LUT2 unit.

### **Synthesis Report:**



Truth Table of the LUT2 From Netlist



**Utilization Summary** 



Combinational Path Delays



Maximum Combinational Path Delay

It can be seen in the screenshots above that the truth table of the code is indeed as a regular AND gate. For the process, it is necessary to use three *I/O*s and one *LUT*.

As can be seen in the tables that the delays of *Path 1* and *Path 2* are different.

#### **Post-Synthesis Simulation Model (file):**

```
`timescale 1 ps / 1 ps
`define XIL TIMING
(* NotValidForBitStream *)
module AND
   (I1,
   I2,
    0);
  input I1;
  input I2;
  output 0;
  wire I1;
  wire I1 IBUF;
  wire I2;
  wire I2 IBUF;
 wire 0;
 wire O OBUF;
initial begin
$sdf annotate("AND tb time synth.sdf",,
,,"tool control");
  IBUF I1_IBUF_inst
       (.I(I1),
        .O(I1 IBUF));
  IBUF I2 IBUF inst
       (.I(I2),
        .O(I2 IBUF));
  OBUF O OBUF inst
       (.I(O OBUF),
        .0(0));
 LUT2 #(
    .INIT(4'h8))
    O OBUF inst i 1
       (.IO(I1 IBUF),
        .I1(I2 IBUF),
        .O(O OBUF));
endmodule
 ifndef GLBL
`define GLBL
`timescale 1 ps / 1 ps
module glbl ();
    parameter ROC WIDTH = 100000;
    parameter TOC WIDTH = 0;
    parameter GRES WIDTH = 10000;
    parameter GRES START = 10000;
```

```
//----
            STARTUP Globals -----
   wire GSR;
   wire GTS;
   wire GWE;
   wire PRLD;
   wire GRESTORE;
    tril p up tmp;
   tri (weak1, strong0) PLL LOCKG =
p up tmp;
   wire PROGB GLBL;
   wire CCLKO GLBL;
   wire FCSBO GLBL;
   wire [3:0] DO GLBL;
   wire [3:0] DI GLBL;
   reg GSR int;
    reg GTS int;
    reg PRLD int;
   reg GRESTORE int;
//----
            JTAG Globals -----
   wire JTAG TDO GLBL;
   wire JTAG TCK GLBL;
   wire JTAG TDI GLBL;
   wire JTAG TMS GLBL;
   wire JTAG TRST GLBL;
   reg JTAG CAPTURE GLBL;
   reg JTAG RESET GLBL;
   reg JTAG SHIFT GLBL;
   reg JTAG UPDATE GLBL;
   reg JTAG RUNTEST GLBL;
   reg JTAG SEL1 GLBL = 0;
   reg JTAG SEL2 GLBL = 0 ;
    reg JTAG SEL3 GLBL = 0;
   reg JTAG SEL4 GLBL = 0;
   reg JTAG USER TD01 GLBL = 1'bz;
   reg JTAG USER TDO2 GLBL = 1'bz;
   reg JTAG USER TDO3 GLBL = 1'bz;
   reg JTAG USER TDO4 GLBL = 1'bz;
    assign (strong1, weak0) GSR = GSR int;
    assign (strong1, weak0) GTS = GTS int;
    assign (weak1, weak0) PRLD = PRLD int;
    assign (strong1, weak0) GRESTORE =
GRESTORE int;
```

```
initial begin
    GSR int = 1'b1;
    PRLD int = 1'b1;
    #(ROC WIDTH)
    GSR int = 1'b0;
    PRLD int = 1'b0;
    end
    initial begin
    GTS int = 1'b1;
    #(TOC WIDTH)
    GTS int = 1'b0;
    end
    initial begin
    GRESTORE int = 1'b0;
    #(GRES START);
    GRESTORE int = 1'b1;
    #(GRES WIDTH);
    GRESTORE int = 1'b0;
endmodule
endif
```

This simulation code reflects how the design behaves after the synthesis tool has optimized the Verilog code and mapped it on the FPGA's resources.

The purpose of this code is to verify the functionality of the design made earlier with more realistic values. However, the timing values in this simulation is still idealized and not necessarily be fully accurate for the physical board.

#### **Implementation Report:**



**Utilization Summary (Synthesis)** 

Utilization Summary (Implementation)

There is no difference observed between Synthesis and Implementation Utilization Summaries.



Maximum Combinational Path Delay

Even though the maximum Path Delay has not changed, still *Path 1* is longer, the delay of *Path 2* is increased from 5.333 to 6.608 and *Path 1* is decreased from 2.074 to 2.052. Because of the placing and routing step in the implementation, previously unknown and idealized paths are switched to the real-life values of the board in-use.

## 2. Other Gates

#### **OR Gate:**

```
`timescale 1ns / 1ps

module OR(
   input I1,
   input I2,
   output O
   );

assign O = I1 | I2;
endmodule
```

OR Verilog Code

```
`timescale 1ns / 1ps
module OR tb();
    reg I1 = 0;
    reg I2 = 0;
   wire 0;
OR uut (
   .I1(I1),
    .I2(I2),
    .0(0)
);
initial begin
    I1 = 0; I2 = 0; #10;
    I1 = 1; I2 = 0; #10;
    I1 = 0; I2 = 1; #10;
    I1 = 1; I2 = 1; #10;
    $finish();
end
endmodule
```

OR Testbench Code



OR RTL Schematic



OR Behavioral Simulation

#### **NOT Gate:**

```
`timescale 1ns / 1ps
module NOT(
    input I1,
    output 0
    );
    assign 0 = !I1;
endmodule
```

NOT Verilog Code

```
`timescale 1ns / 1ps

module NOT_tb();

    reg I1 = 0;
    wire 0;
NOT uut(
        .I1(I1),
        .O(O)
);

initial begin
    I1 = 0; #10;
    I1 = 1; #10;

    $finish();
end

endmodule
```

NOT Testbench Code



NOT RTL Schematic



NOT Behavioral Simulation

#### **NAND Gate:**

NAND Verilog Code

```
`timescale 1ns / 1ps
module NAND_tb();
    reg I1 = 0;
    reg I2 = 0;
    wire 0;
NAND uut (
    .I1(I1),
    .I2(I2),
    .0(0)
);
initial begin
    I1 = 0; I2 = 0; #10;
    I1 = 1; I2 = 0; #10;
    I1 = 0; I2 = 1; #10;
    I1 = 1; I2 = 1; #10;
    $finish();
end
endmodule
```

NAND Testbench Code



NAND RTL Schematic



NAND Behavioral Simulation

#### **NOR Gate:**

NOR Verilog Code

```
`timescale 1ns / 1ps
module NOR tb();
    reg I1 = 0;
    reg I2 = 0;
    wire 0;
NOR uut (
    .I1(I1),
    .I2(I2),
    .0(0)
);
initial begin
    I1 = 0; I2 = 0; #10;
    I1 = 1; I2 = 0; #10;
    I1 = 0; I2 = 1; #10;
    I1 = 1; I2 = 1; #10;
    $finish();
end
endmodule
```

NOR Testbench Code



NOR RTL Schematic



NOR Behavioral Simulation

#### **EXOR Gate:**

```
`timescale 1ns / 1ps
module EXOR (
    input I0,
    input I1,
    output 0
    );
   LUT2 #(
      .INIT(4'b0110) //
Specify LUT Contents
   ) LUT2 inst (
             // LUT
      .0(0),
general output
      .IO(IO), // LUT input
      .I1(I1) // LUT input
   );
endmodule
```

EXOR Verilog Code

```
`timescale 1ns / 1ps
module EXOR_tb();
reg I0;
reg I1;
wire 0;
EXOR uut (
   .IO(IO),
    .I1(I1),
    .0(0)
    );
    initial begin
        IO = 0; I1 = 0; #10;
        I0 = 1; I1 = 0; #10;
        IO = 0; I1 = 1; #10;
        IO = 1; I1 = 1; #10;
        $finish();
    end
endmodule
```

EXOR Testbench Code



**EXOR RTL Schematic** 



**EXOR Behavioral Simulation** 

#### **EXNOR Gate:**

```
`timescale 1ns / 1ps
module EXNOR(
    input I0,
    input I1,
    output 0
    );
    LUT2 #(
     .INIT (4'b1001) //
Specify LUT Contents
  ) LUT2_inst (
     .0(0), // LUT
general output
      .IO(IO), // LUT input
      .I1(I1) // LUT input
   );
endmodule
```

EXNOR Verilog Code

```
`timescale 1ns / 1ps
module EXNOR tb();
    reg I0 = 0;
   reg I1 = 0;
   wire 0;
EXNOR uut (
    .IO(IO),
    .I1(I1),
    .0(0)
);
initial begin
    IO = 0; I1 = 0; #10;
    IO = 1; I1 = 0; #10;
    I0 = 0; I1 = 1; #10;
    IO = 1; I1 = 1; #10;
    $finish();
end
endmodule
```

EXNOR Testbench Code



EXNOR RTL Schematic



**EXNOR Behavioral Simulation** 

#### TRI:

```
`timescale lns / lps

module TRI(
    input I,
    input E,
    output O
    );

assign O = (E == 1'b1) ? I : 1'bz;
endmodule
```

TRI Verilog Code

```
`timescale 1ns / 1ps
module TRI_tb();
    reg E = 0;
    reg I = 0;
    wire 0;
TRI uut(
    .E(E),
    .I(I),
    .0(0)
);
initial begin
   E = 0; I = 0; #10;
    E = 1; I = 0; #10;
    E = 0; I = 1; #10;
    E = 1; I = 1; #10;
    $finish();
end
endmodule
```

TRI Testbench Code



TRI RTL Schematic



TRI Behavioral Simulation

### **Top Module:**

```
`timescale 1ns / 1ps
module Top_Module(
    input [15:0] IN,
    output [7:0] OUT
    );
    AND AND GATE (
         .I1(IN[0]),
         .12(IN[1]),
         .O(OUT[0])
    );
    OR OR_GATE (
         .\overline{11}(IN[2]),
         .12(IN[3]),
         .O(OUT[1])
    );
    NOT NOT GATE (
         .I1(IN[4]),
         .O(OUT[2])
    );
    NAND NAND GATE (
         .I1(IN[5]),
         .I2(IN[6]),
         .O(OUT[3])
    );
    NOR NOR GATE (
         .I1\overline{(IN[7])},
         .I2(IN[8]),
         .O(OUT[4])
    );
    EXOR EXOR GATE (
         .I0(IN[9]),
         .I1(IN[10]),
         .O(OUT[5])
    );
    EXNOR EXNOR GATE (
         .IO(IN[11]),
         .I1(IN[12]),
         .O(OUT[6])
    );
    TRI TRI_GATE(
         .I(IN[13]),
         .E(IN[14]),
         .O(OUT[7])
    );
endmodule
```

Top Module Verilog Code

```
`timescale 1ns / 1ps
module Top Module tb();
    reg [15:0] IN;
    wire [7:0] OUT;
    Top Module uut (
        .IN(IN),
        .OUT (OUT)
    );
    initial begin
        IN[15:0] = 16'b0 00 00 00 00 00 0 00;
        #10;
        IN[15:0] = 16'b0 01 01 01 01 01 1 01 01;
        #10;
        IN[15:0] = 16'b0 10 10 10 10 10 0 10 10;
        #10;
        IN[15:0] = 16'b0 11 11 11 11 11 1 11;
        #10;
        $finish();
    end
endmodule
```

Top Module Testbench Code

In the *Top\_Module* the gates are combined within one block before proceeding further testing. To run the *Behavioral Simulation* for all the gates, the test values are chosen as a basic truth table of any 2-inputs gates. The inputs of the gates are separated with "\_" for better understanding in the testbench code. The most significant bit is null. From 15<sup>th</sup> to 1<sup>st</sup> bit the gates' inputs are align as "TRI – EXNOR – EXOR – NOR – NAND – NOT – OR – AND". All the output bits are used as the outputs of the gates in the same order.



Top Module RTL Schematic



Top Module Technology Schematic

As can be seen on the *RTL Schematic* of the top module, all the gates are ordered within a sixteen-bit input and eight-bit output. After the synthesis, the *Technology Schematic* is available with buffers placed on both inputs and outputs and RTL gates are replaced with LUTs with their proper truth tables in them.



Top Module Behavioral Simulation



Top Module Post-Synthesis Timing Simulation



Top Module Post-Implementation Simulation

In *Behavioral Simulation*, all the gates are working as they intended and shown in their individual simulations. But it can be observed in *Post-Synthesis Simulation* that output 5 and output 6 have delays which creates the red "unknown" signal lines at the beginning due to lack of default values given in the codes of those outputs. In contrast to *Behavioral Simulation*, *Post-Synthesis Simulation* uses estimated delays for LUTs, buffers, flip-flops, etc. Due to propagation delays of gates and interconnects, this shift in the simulation occurs.

Besides a longer delay in the same outputs, there is an observable glitch occurs around 22<sup>nd</sup> ns in the *Post-Implementation Simulation*. It was shown in the report previously that the routes to the LUTs might have different delays. These delays can cause such glitches because of the different delayed inputs reaches the LUTs at different times. This problem can be solved by applying different methods to the system such as pipelining the long paths etc.

## 3. Research

**Look Up Table (LUT):** The *Look Up Table (LUT)* is an SRAM that is used to implement a given truth table. In FPGAs LUTs and MUXs are the main structure. With the use of CMOS technology, LUTs function as reprogrammable logic elements (LE).<sup>3.1</sup>

**Primatives:** Primitives are build-in structures that are used for constructing combinational and sequential logic, memory elements, arithmetic operations and interconnects. The Xilinx 7000 series FPGAs (which include Artix-7 the card used in the report) feature variety of hardware component primitives such as LUTSs, flip-flops, DSP blocks, Block RAM etc. These primitives can be used in the design. For this experiment, LUT2 primitive is used. Primitive: 2-bit Look-Up Table with general output.



The INIT parameter for the FPGA LUT primitive is what gives the LUT its logical value. By default, this value is zero, thus driving the output to a zero regardless of the input values (acting as a ground). However, in most cases a new INIT value must be determined in order to specify the logic function for the LUT primitive. Commonly the LUT values are determined either by *The Logic Table Method* or *The Equation Method*.

The Logic Table Method - A common method to determine the desired INIT value for a LUT is using a logic table. To do so, simply create a binary logic table of all possible inputs, specify the desired logic value of the output and then create the INIT string from those output values.

The Equation Method - Another method to determine the LUT value is to define parameters for each input to the LUT that correspond to their listed truth value and use those to build the logic equation you are after. This method is easier to understand once you have grasped the concept and is more self-documenting than the above method. However, this method does require the code to first specify the appropriate parameters.

## **Logic Table**

| Inputs                                                                            |    | Outputs |
|-----------------------------------------------------------------------------------|----|---------|
| 11                                                                                | 10 | 0       |
| 0                                                                                 | 0  | INIT[0] |
| 0                                                                                 | 1  | INIT[1] |
| 1                                                                                 | 0  | INIT[2] |
| 1                                                                                 | 1  | INIT[3] |
| INIT = Binary equivalent of the hexadecimal number assigned to the INIT attribute |    |         |

Let's try to use LUT2 for an example. Let assume that it requires us to design a LUT with 2 inputs and an output. The system needed must give us the logic-1 when I0 = 0, I1 = 0 and I0 = 0, I1 = 1. That means it is needed to be given in INIT values in the code "1010" which is the correct set of bits according to the Logic Table<sup>3.2</sup> above.

Glitches and Hazards: A hazard is an unintended fluctuation in the output of a digital circuit caused by different signal propagation delays. Hazards occur when different paths in a circuit have different delays, which can result in momentary incorrect logic levels at the output.

A glitch is a temporary and unwanted change in the output of a digital circuit, typically caused by a hazard. Glitches can be short pulses that result from changes in the logic state that are not intended. Glitches are more of an outcome, while hazards are the underlying cause.

To avoid glitches, there are few methods to try depending on the design. Clocked design, minimized timing differences, balanced path delays, filters and two-phase handshaking could be the solution. In this report, the glitch can be fixed by balancing the path delays or adding a clock.<sup>3,3</sup>

## **References:**

- 3.1 (Wolf, W. (2004). FPGA-Based System Design. Chapter 3.3.2)
- 3.2 (Xilinx 7 Series FPGA and Zynq-7000 All Programmable SoC Libraries Guide for Schematic Designs)
- 3.3 (Roth, C. H., Kurian, L. J., & Kil, B. L. (2015). Digital Systems design using Verilog.)