# DIGITAL SYSTEM DESIGN APPLICATIONS

(CRN: 11275)

### THE REPORT OF EXPERIMENT – 3



Faculty of Electrical and Electronics Engineering
Electronics and Communication Engineering

### 1. Realization with SSI Library



Karnaugh Maps and Boolean Expressions (with simplifications)



Gate Level Circuit Schematic



RTL Schematics of The Functions

```
Time resolution is 1 ps
source experiment3_tb.tcl
\{a,b,c,d\}=0000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
{a,b,c,d}=0001 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=0010 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
{a,b,c,d}=0011 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0100 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=0101 \Rightarrow \{f3,f2,f1,f0\} = 0001 -- TRUE
{a,b,c,d}=0110 \Rightarrow {f3,f2,f1,f0} = 0010 -- TRUE
\{a,b,c,d\}=0111 \Rightarrow \{f3,f2,f1,f0\} = 0011 -- TRUE
\{a,b,c,d\}=1000 \Rightarrow \{f3,f2,f1,f0\} = 0000 -- TRUE
{a,b,c,d}=1001 \Rightarrow {f3,f2,f1,f0} = 0010 -- TRUE
{a,b,c,d}=1010 \Rightarrow {f3,f2,f1,f0} = 0100 -- TRUE
{a,b,c,d}=1011 => {f3,f2,f1,f0} = 0110 -- TRUE
{a,b,c,d}=1100 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
\{a,b,c,d\}=1101 \Rightarrow \{f3,f2,f1,f0\}=0011 -- TRUE
{a,b,c,d}=1110 \Rightarrow {f3,f2,f1,f0} = 0110 -- TRUE
\{a,b,c,d\}=1111 \Rightarrow \{f3,f2,f1,f0\}=1001 -- TRUE
$finish called at time: 800 ns: File "C:/Users/jsphtkn/Vivado
Projects/sstu experiment 3/sstu experiment 3.srcs/sim 1/imports/Experiment 3/experiment3 tb.v" Line 52
INFO: [USF-XSim-96] XSim completed. Design snapshot 'experiment3 tb behav' loaded.
INFO: [USF-XSim-97] XSim simulation ran for 1000ns
launch simulation: Time (s): cpu = 00:00:01; elapsed = 00:00:08. Memory (MB): peak = 2459.781; gain = 40.254
```

Behavioral Simulation Console Message

If it considered that the 4-bit output as a decimal number and two 2-bit input  $\{a,b\}$  and  $\{c,d\}$  as decimal numbers, the output is zero whenever either one of the input value is zero. Such behavior can be seen in a multiplication function. Where the inputs are named as  $\{a,b\}=X$  and  $\{c,d\}=Y$ , the multiplication function can be expressed as  $F=X\times Y$ . Therefore this function is a multiplication function.



SSI Realization Technology Schematic



SSI Realization Post-Synthesis Timing Simulation



SSI Realization Path Delays - Setup



SSI Realization Path Delays - Hold



SSI Realization Combinational Path Delays



SSI Realization Utilization Summary

#### **Timing Constraint Design:**



SSI Realization Path Delays - Setup (9 ns max delay constraint)



SSI Realization Path Delays - Hold (9 ns max delay constraint)



SSI Realization Partial Input Delay (9 ns max delay constraint)



SSI Realization Utilization Summary (9 ns max delay constraint)

**set\_max\_delay** constraint mainly focuses on setting the delays of the paths on the setup section to 9 ns. It can be seen in the constrained path delays figure above that the objective is achieved. By doing so is increased the input delays yet increased the LUTs it uses by one. Thats because while relocating the LUTs to be able to reduce the delays between them, the input delays rises due to the higher path lengths.

#### **LOC Constraint Design:**



SSI Realization Path Delays - Setup (LOC Constraint)



SSI Realization Path Delays - Hold (LOC Constraint)



SSI Realization - Combinational Delays (LOC Constraint)



f0 relocated LUT



f1 LUT

Output fI is the output function which reduced into a Boolean expression that includes a exor gate. As it turns out that in SSI\_Library the design of exor gate uses three LUT2 blocks instead of a LUT4. Therefore, it cannot be relocated to SLICE\_X12Y67 position.



f2 relocated LUT



f3 relocated LUT

In the figures above, both f2 and f3 use the same LUTs. That's because of the similar circuitry they have. There is only a gate difference between the outputs f2 and f3. If the Gate Level Circuit Schematic (p.2) is checked, it can be seen that the difference between these outputs is AND/NAND gates. After the implementation, Vivado (2024.1) decides that there is no

different LUTs need for that little difference and just puts a NOT gate to create such difference. This occurrence might be different for the other versions of the program.

#### **Both LOC and Timing Constrained Design:**



SSI Realization Timing Summary (with all constraints)



SSI Realization Path Delays - Setup (with all constraints)

Even though the *Post-Implementation Simulation* gives the same results as preconstrained design, the tool could not manage to meet the desired design. For *Path 1*, *Path 2* and *Path 3*, the required max delays are not achieved.

In terms of combinational delay, out of all four designs, the best one is the design with the max delay constraint. Relocating the LUTs has resulted worse and combining both relocated and max delay constrained design has resulted the worst and even the requirements have not met.

To conclude, it is not advisable to use placement and routing manually. The default algorithm of Vivado does the job better. But that's not the case for the delay and timing modulations. For the right conditions and the reasons, the max delay constraint could be very useful.



SSI Realization Post-Implementation Simulation (with all constraints)

There are significant output delays and glitches throughout the *Post-Implementation Simulation* which have not been observed in *Behavioral Simulation*. These glitches are mostly caused by the output nets which do not meet the requirements of the constraints and non-clocked design.

### 2. Realization with Decoder



Decoder Minterms, Schematic and Logical Functions

```
{a,b,c,d}=0000 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0001 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0010 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0011 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0100 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0101 => {f3,f2,f1,f0} = 0001 -- TRUE
{a,b,c,d}=0110 => {f3,f2,f1,f0} = 0010 -- TRUE
{a,b,c,d}=0111 => {f3,f2,f1,f0} = 0011 -- TRUE
{a,b,c,d}=1000 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=1001 => {f3,f2,f1,f0} = 0010 -- TRUE
{a,b,c,d}=1010 \Rightarrow {f3,f2,f1,f0} = 0100 -- TRUE
{a,b,c,d}=1011 => {f3,f2,f1,f0} = 0110 -- TRUE
{a,b,c,d}=1100 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=1101 \Rightarrow {f3,f2,f1,f0} = 0011 -- TRUE
{a,b,c,d}=1110 \Rightarrow {f3,f2,f1,f0} = 0110 -- TRUE
{a,b,c,d}=1111 \Rightarrow {f3,f2,f1,f0} = 1001 -- TRUE
$finish called at time: 800 ns: File "C:/Users/jsphtkn/Vivado
Projects/sstu_experiment_3/sstu_experiment_3.srcs/sim_1/imports/Experiment_3/experiment3_tb.v" Line 52
INFO: [USF-XSim-96] XSim completed. Design snapshot 'experiment3 tb behav' loaded.
INFO: [USF-XSim-97] XSim simulation ran for 1000ns
launch simulation: Time (s): cpu = 00:00:01; elapsed = 00:00:05. Memory (MB): peak = 2673.414; gain = 0.000
```

Decoder Realization TCL Console - Simulation



Decoder Realization Behavioral Simulation

As can be both seen in the *TCL Console* and *Behavioral Simulation* graph, the design works as intended which is a multiplication block.



Decoder Realization RTL Schematic



Decoder Realization Technology Schematic



Decoder Realization Path Delays - Combinational Delays



Decoder Realization Path Delays - Setup



Decoder Realization Path Delays - Hold



FPGA Device Overview of the Placed Design

Between this decoder design and previous SSI design there is no difference in terms of the used cell type but in this design the LUTs are not distributed as previous ones.



Decoder Realization - Utilization Summary

As it can be seen in the figures, the amount of LUTs in-use is drop to 3 from 5 (or 6 depending on the constraints). The number of I/O ports does not change as expected. Because there are still four inputs and four outputs as the first design.



Combination Delays (after 6ns max delay)



Path Delays - Setup (after 6ns max delay)

#### 3. Realization with MUX



MUX Based Schematic and It's Minterms

```
{a,b,c,d}=0000 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0001 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0010 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0011 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0100 => {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=0101 => {f3,f2,f1,f0} = 0001 -- TRUE
{a,b,c,d}=0110 \Longrightarrow {f3,f2,f1,f0} = 0010 -- TRUE
{a,b,c,d}=0111 \Rightarrow {f3,f2,f1,f0} = 0011 -- TRUE
{a,b,c,d}=1000 \Longrightarrow {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=1001 \Rightarrow {f3,f2,f1,f0} = 0010 -- TRUE
{a,b,c,d}=1010 => {f3,f2,f1,f0} = 0100 -- TRUE
{a,b,c,d}=1011 \Rightarrow {f3,f2,f1,f0} = 0110 -- TRUE
{a,b,c,d}=1100 \Rightarrow {f3,f2,f1,f0} = 0000 -- TRUE
{a,b,c,d}=1101 => {f3,f2,f1,f0} = 0011 -- TRUE
{a,b,c,d}=1110 \Longrightarrow {f3,f2,f1,f0} = 0110 -- TRUE
{a,b,c,d}=1111 \Rightarrow {f3,f2,f1,f0} = 1001 -- TRUE
$finish called at time: 800 ns: File "C:/Users/jsphtkn/Vivado
Projects/sstu_experiment_3/sstu_experiment_3.srcs/sim_1/imports/Experiment_3/experiment3_tb.v" Line 52
INFO: [USF-XSim-96] XSim completed. Design snapshot 'experiment3_tb_behav' loaded.
INFO: [USF-XSim-97] XSim simulation ran for 1000ns
launch_simulation: Time (s): cpu = 00:00:01; elapsed = 00:00:05. Memory (MB): peak = 3185.719; gain = 0.000
```

MUX Realization TCL Console (after behavioral sim)



MUX Realization Behavioral Simulation



MUX Realization RTL Schematic



MUX Realization Technology Schematic



MUX Realization Combinational Delays



MUX Realization Path Delays - Setup



MUX Realization Path Delays – Hold



MUX Realization FPGA Device Overview

It is observable that in this design a LUT2 primitive and four LUT4 primitives are in use. There is not any LUT2 used for the decoder design nor SSI design.



MUX Realization Utilization Summary

Comparing the utilizations of both three designs, the MUX design is the least LUT used design of all, but the I/O usage is the same for both designs. Although, the design used the least

amount of LUTs, that does not mean it has the least delay. In terms of delay the ranking is actually backwards. Without any constraints applied, the MUX design has the greatest delay in the setup.



MUX Realization Combinational Delays (after 6ns max delay)



MUX Realization Path Delays - Setup (after 6ns max delay)

#### **Conclusion:**

For the non-constrained designs, if the desired design requires less resources, the best choice would be the MUX design due to the 5 LUTs it uses yet it has the longest delays. Therefore, if the design is required to be precise in terms of delays and timing the best choice would be the decoder design.

Even though the rankings don't change, the delays and utilization change whenever a constraint is added. Most paths in the designs cannot meet the required max delay value but their delay drops remarkably. If the desire is the least delay the max-delay-constrained decoder design is slightly faster than the MUX design. Besides, all the time constrained designs have shorter delays.

#### 4. Research

#### Simulation types and their differences:

**Behavioral Simulation** is the fastest and simplest simulation, but it only verifies the high-level logic. It's easy to code via Verilog or VHDL which makes it ideal for the early stages of design. There is no timing or netlist included.<sup>1</sup>

**Post-Synthesis Functional Simulation** confirms that the design logic is still correct after synthesis, using the synthesized netlist without timing information. This is useful to notice that synthesis hasn't changed the functionality.<sup>1</sup>

**Post-Implementation Functional Simulation** verifies that the placed-and-routed design (after physical layout on the FPGA) maintains the correct logical behavior. This is closer to the final design but still ignores timing.<sup>1</sup>

**Post-Implementation Timing Simulation** is the most accurate and realistic simulation, as it includes timing delays from the physical layout. This simulation checks both logic and timing, confirming that the design meets timing constraints before deploying it on the FPGA.<sup>1</sup>

#### **FPGA Design Constraints:**

Timing constraints, location constraints, I/O constraints, clock constraints and area constraints are the main types of constraints. By using these constraints, designers can use Vivado to produce a design that not only functions correctly but also meet the desired performance, power, and layout requirements.<sup>2</sup>

#### **Synthesis Attributes:**

In FPGA design there are special directives or properties that provide instructions to the synthesis tool on how to handle specific parts of the design during the synthesis process. They do not alter the functionality of the design but control how the design is implemented on the FPGA hardware.<sup>3</sup>

The **DONT\_TOUCH** attribute is used to prevent the synthesis tool from optimizing or modifying a specific signal, register, or module. In Verilog or VHDL, you can apply the DONT\_TOUCH attribute to a signal, register, or module instance as:

```
(* DONT_TOUCH = "true" *) reg [3:0] signal_name;
```

This way, this line of code is not optimized during the synthesis. Can lead to increased resource usage because the synthesis tool cannot optimize the protected elements.<sup>3</sup>

The RAM\_STYLE attribute is used to control how the synthesis tool implements memory structures (like arrays or inferred RAM) in the FPGA. In FPGAs, memory can be implemented either using block RAM (BRAM), distributed RAM (using LUTs), or register-based memory. In Verilog or VHDL, you apply the RAM\_STYLE attribute to arrays or inferred memory as:

```
(* ram_style = "block" *) reg [7:0] memory _name[0:15];
```

Choosing the wrong RAM style can lead to inefficient resource usage. For example, using block RAM for a very small memory structure wastes block RAM resources, while using distributed RAM for a large memory can consume too many LUTs. Using RAM\_STYLE for such situations to avoid using unnecessary resources might result in a more efficient design.<sup>3</sup>

### **References:**

- 1- Vivado Design Suite User Guide, Logic Simulation, Simulating with Vivado Simulator (UG900)
- 2- Vivado Design Suite User Guide, Using Constraints, UG903
- 3- Vivado Design Suite User Guide: Synthesis, Synthesis Attributes (UG901)