# DIGITAL SYSTEM DESIGN APPLICATIONS

(CRN: 11275)

### THE REPORT OF EXPERIMENT - 5



Faculty of Electrical and Electronics Engineering
Electronics and Communication Engineering

Yusuf Tekin – 040200043

### 1. D Flip-Flop

### **SR LATCH:**



TRUTH TABLE

| INPUTS |   | OUTPUTS        |                                |
|--------|---|----------------|--------------------------------|
| S      | R | Q              | Q                              |
| 0      | 0 | X              | X                              |
| 0      | 1 | 1              | 0                              |
| 1      | 0 | 0              | 1                              |
| 1      | 1 | Q <sub>o</sub> | $\overline{\mathbf{Q}}_{_{0}}$ |

Logic Diagram and Truth Table of SR NAND Latch1

$$Q = (S.Q')^{1} \longrightarrow Q = (S.(R.Q)')^{1} = S' + (R.Q)$$

$$Q' = (R.Q)' \qquad Q_{lext} = S' + (R.Q)$$

Characteristic Function of the SR NAND Latch

As it can be seen in the truth table the SR Latch has two inputs which are S' as SET and R' as RESET. Due to the designing with NAND gates to avoid affecting latching actions, the inputs are inverted in this circuit (active low). The circuit has 4 conditions which are set (S = 1, R = 0), reset (S = 0, R = 1), hold (S = 1, R = 1) and forbidden (S = 0, R = 0). The circuit sets Q = 1 in set condition, Q = 0 in reset condition, Q<sub>next</sub> = Q in hold condition. However, in the forbidden condition the Q and Q' outputs are both forced to be "1" which creates a logical error and unstable condition. Designer should avoid this condition via never setting S = R = 0.

### **GATED D LATCH:**



Logic Diagram of the Gated D Latch<sup>2</sup>

| Enable | D | Q(n) | Q(n+1) | STATE     |
|--------|---|------|--------|-----------|
| 1      | 0 | х    | 0      | RESET     |
| 1      | 1 | x    | 1      | SET       |
| 0      | X | x    | Q(n)   | No Change |

Truth Table of the Gated D Latch<sup>2</sup>

$$E^{\text{Mole}} = 1$$
  $\longrightarrow$   $Q^{\text{Next}} = Q$   $Q^{\text{Next}} = (E \cdot D) + (E \cdot Q)$ 

Characteristic Function of the Gated D Latch

#### **EDGE-TRIGGERED D FLIP-FLOPs:**

An Edge-Triggered D Flip-Flop is a sequential circuit that stores data on the rising or falling edge of a clock signal. It is a key component in digital systems used for synchronizing data and for creating registers, counters, and memory elements. Unlike a latch, which is level-sensitive, a flip-flop changes its output only on the edge of the clock signal.

A Master-Slave Flip-Flop is a type of edge-triggered flip-flop that uses two latches which are called the master latch, and the slave latch connected in series. In D Flip-Flop Master latch is a level-sensitive D latch controlled by the clock and accepts the input when the clock is low and latches the input when the clock transitions to high state. However, Slave latch is controlled by the inverted clock signal and becomes transparent when the clock is high, latching the output of the master latch.



When CLK = 0, the input D is propagated to the master latch output  $Q_m$  and the slave latch is in the latched state, so the final output Q remains unchanged. On the contrary when CLK

= 1, the master latch is in the latched state, so that  $Q_m$  stays the same and the slave latch propagates  $Q_m$  to the final output Q.

In an edge-sensitive circuit, the output changes only on the edge of a clock signal, either the rising edge (low-to-high transition) or the falling edge (high-to-low transition). In Edge-Triggered D Flip-Flops the input D is sampled and stored only at the clock edge (e.g., rising edge for a positive-edge-triggered D flip-flop). This provides more precise control of data timing, making it ideal for synchronous systems and minimizes the risk of glitches caused by noise or unintended input transitions.<sup>3</sup>

In a level-sensitive circuit, the output changes continuously if the clock signal is active (high or low). A latch is level sensitive. When the enable signal (or clock) is active, the input propagates to the output immediately. When the enable signal is inactive, the latch holds its previous state. This provides a simpler design and faster response compared to edge-sensitive circuits. However, it has disadvantages over edge-sensitive design like less robust in synchronous designs because inputs can inadvertently propagate to the output multiple times within one clock cycle.<sup>3</sup>

Due to such differences edge-triggered D Flip-Flops are commonly used in applications such as registers, counters, Finite State Machines (FSM), pipelined system design, etc.

### **DFF with Synchronous Reset:**



D Flip-Flop with Synched Reset RTL Schematic



D Flip-Flop with Synched Reset Behavioral Simulation

```
`timescale 1ns / 1ps

module DFF_sync(
    input clk,
    input rst,
    input D,
    output reg Q
    );

always @(posedge clk) begin
    if(rst) Q <= 1'b0;
    else Q <= D;
end

endmodule</pre>
```

D Flip-Flop Synched Reset Verilog Code

```
`timescale 1ns / 1ps
module DFF sync tb;
    reg clk, rst, D;
    wire Q;
    DFF sync uut (
        .clk(clk),
        .rst(rst),
        .D(D),
        .Q(Q)
    );
    always begin
        clk = 1'b0; #5;
        clk = 1'b1; #5;
    end
    initial begin
        rst = 1'b0;
        D = 1'b0;
        rst = 1'b1; #15;
        rst = 1'b0;
        D = 1'b1; #20;
        D = 1'b0; #20;
        D = 1'b1; #10;
        rst = 1'b1; #10;
        rst = 1'b0; #10;
        D = 1'b1; #30;
        D = 1'b0; #30;
        $finish();
    end
endmodule
```

D Flip-Flop Synched Reset Testbench Code

#### **Primitives**

| Ref Name | Used | Functional Category |
|----------|------|---------------------|
| IBUF     | 3    | IO                  |
| OBUF     | 1    | IO                  |
| FDRE     | 1    | Flop & Latch        |
| BUFG     | 1    | Clock               |

D Flip-Flop Synched Reset Primitive Usages

## Yusuf Tekin 040200043



D Flip-Flop Synched Reset Technoogy Schematic

### **DFF with Asynchronous Reset:**



D Flip-Flop Asynchronous Reset RTL Schematic

```
module DFF_async(
    input clk,
    input rst,
    input D,
    output reg Q
    );

always @(posedge clk or negedge rst) begin
    if(!rst) Q <= 1'b0;
    else Q <= D;
end
endmodule</pre>
```

D Flip-Flop Asynchronous Reset Verilog Code



D Flip-Flop Asynchronous Reset Behavioral Simulation

```
`timescale 1ns / 1ps
module DFF async tb;
    reg clk, rst, D;
    wire Q;
    DFF_async uut (
        .clk(clk),
        .rst(rst),
        .D(D),
        .Q(Q)
    );
    always begin
        clk = 1'b0; #5;
        clk = 1'b1; #5;
    end
    initial begin
        rst = 1'b0;
        D = 1'b0;
        rst = 1'b1; #15;
        rst = 1'b0;
        D = 1'b1; #20;
        D = 1'b0; #20;
        D = 1'b1; #10;
        rst = 1'b1; #10;
        rst = 1'b0; #10;
        D = 1'b1; #30;
        D = 1'b0; #30;
        $finish();
    end
endmodule
```

D Flip-Flop Asynchronous Reset Testbench Code



D Flip-Flop Asynchronous Reset Technology Schematic

| Primitives |      |                     |  |
|------------|------|---------------------|--|
| Ref Name   | Used | Functional Category |  |
| IBUF       | 3    | IO                  |  |
| OBUF       | 1    | IO                  |  |
| LUT1       | 1    | LUT                 |  |
| FDCE       | 1    | Flop & Latch        |  |
| BUFG       | 1    | Clock               |  |

D Flip-Flop Asynchronous Reset Primitive Usages

In the asynchronous design, there is an extra LUT1 used for the design. This is because the asynchronous design requires to be affected by "reset" input independent from clock. A LUT1 is a simple 1-input LUT (look-up table), often used to directly implement a constant or simple logic, such as forcing Q=0 when rst=1. However, in a synchronous flip-flop, the reset signal is handled within the clocked data path of the flip-flop itself. It is combined with the data (D) input using internal gates and does not require extra external logic (e.g., a LUT).

## 2.8-bit Shift Register

```
itimescale 1ns / 1ps

module shift8(
   input clk,
   input rst,
   input D,
   output reg [7:0] Q
   );

always @(posedge clk) begin
   if(rst) Q <= 8'b0;
   else begin
        Q <= {Q[6:0], D};
   end
end
end
endmodule</pre>
```

8-bit Shift Register Verilog Code



8-bit Shift Register Behavioral Simulation



8-bit Shift Register RTL Schematic



8-bit Shift Register Technology Schematic



8-bit Shift Register Utilization Summary

| Primitives |      |                     |
|------------|------|---------------------|
| Ref Name   | Used | Functional Category |
| FDRE       | 14   | Flop & Latch        |
| OBUF       | 8    | IO                  |
| IBUF       | 3    | IO                  |
| BUFG       | 1    | Clock               |

8-bit Shift Register Primitives

## 3. Clock Divider with Stopwatch Example

```
`timescale 1ns / 1ps
module clk_divider #(parameter [27:0] CLK_DIV = 100)(
    input clk_in,
    input rst,
    output reg clk out
reg [27:0] counter;
always @(posedge clk_in) begin
    if(rst) begin
        counter <= 28'b0;</pre>
        clk out <= 1'b0;
    end
    else begin
        if(counter == CLK DIV - 1) begin
            counter <= 28'b0;
            clk_out <= ~clk_out;</pre>
        end else begin
            counter <= counter + 1;</pre>
        end
    end
end
endmodule
```

Clock Divider Verilog Code



Clock Divider Behavioral Simulation for 1 MHz



Clock Divider Behavioral Simulation for 100 Hz



Clock Divider Behavioral Simulation for 1 Hz

```
`timescale lns / lps
module stopwatch(
      // lsec timer
// BCD converted
// display number
// refresh counter
      reg [13:0] cnt;
wire [15:0] cnt_bcd;
reg [3:0] display;
reg [1:0] refresh_cnt;
       clk divider #( .CLK DIV(50000000) )
      // Binary to Decimal Conversion
bin2bcd BIN2BCD(
    .bin(cnt),
    .bcd(cnt_bcd)
       // Timer lsec
always @(posedge clk out1, posedge rst)
              in
if( rst )
              begin cnt <= 0;
              end
else
begin
   if( cnt == 9999 )
        cnt <= 0;
   else</pre>
                              ent <= ent + 1;
      end
// Refresh 7-segment displays
always @(posedge clk_out100, posedge rst)
begin
             if( rst )
begin
AN <= 8'blll1 0000;
display <= 4'b0000;
refresh_ont <= 0;
               else
                      end
2'b01: begin
AN = 8'b1111_1101;
display <= cnt_bcd[7:4];
refresh_cnt <= refresh_cnt + 1;</pre>
                             relici
end
2'bll: begin
AN = 8'blll1_0111;
display <= cnt_bcd[15:12];
refresh_cnt <= refresh_cnt + 1;
    refresh_end
end
end
end
// Select 7-segment LEDs
always @(*)
begin
                 case(display)
                       e(display)
4'b0000: CAT = 7'b0000001; // "0"
4'b0001: CAT = 7'b1001111; // "1"
4'b0001: CAT = 7'b1001111; // "2"
4'b0010: CAT = 7'b0010010; // "2"
4'b0110: CAT = 7'b1001100; // "4"
4'b0101: CAT = 7'b1001000; // "6"
4'b0110: CAT = 7'b10010000; // "6"
4'b1011: CAT = 7'b100111; // "7"
4'b1000: CAT = 7'b0000000; // "9"
4'b1001: CAT = 7'b0000000; // "9"
4'b1001: CAT = 7'b0000001; // "0"
case
 andmodul a
```

Stopwatch Verilog Code



Stopwatch Behavioral Simulation

## 4. Sliding LEDs



Sliding LEDs Behavioral Simulation

```
`timescale 1ns / 1ps
module sliding leds #(parameter [23:0] CLK DIV = 10000000)(
    input clk,
    input rst,
    input [1:0] SW,
    output reg [15:0] LED
reg [23:0] counter;
reg [23:0] desired rate;
always @(posedge clk) begin
    if(rst) begin
        counter <= 24'b0;
        LED <= 16'b0000 0000 0000 0001;
    end else begin
        case (SW)
             2'b00: desired rate <= 24'b0;
                                                    //10 Hz
             2'b01: desired rate <= CLK DIV;</pre>
             2'b10: desired rate <= CLK DIV / 2;  //20 Hz</pre>
             2'b11: desired rate <= CLK DIV / 5;  //50 Hz</pre>
             default: desired rate <= 24'b0;</pre>
        endcase
        if(desired rate != 24'b0) begin
             if(counter == desired rate - 1) begin
                 counter <= 24'b0;</pre>
                 LED <= {LED[14:0], LED[15]};
            end else begin
                 counter <= counter + 1;</pre>
             end
        end
    end
end
endmodule
```

Sliding LEDs Verilog Code



clk\_pin Path Delays Setup

## Yusuf Tekin 040200043



clk\_pin Path Delays Setup



Post-Implementation Timing Simulation

### 5. Research

Static Timing Analysis (STA) is a technique used to validate the timing of a digital circuit without requiring simulation. It calculates the propagation delays through combinational paths and verifies that setup and hold time constraints are satisfied for all sequential elements, such as flip-flops and latches. Setup time is the minimum period before a clock edge during which the input data must remain stable to be correctly captured. Conversely, hold time refers to the minimum period after the clock edge that data must remain stable to ensure proper latching. Violating these constraints can lead to errors, making STA critical for ensuring reliable operation. The maximum clock frequency of a sequential circuit is determined by the total propagation delay, clock-to-Q delay, setup time, and any clock skew. This frequency is calculated using fmax=1/Tclockf\_{max} = 1/T {clock} fmax=1/Tclock, where TclockT {clock} Tclock includes all timing delays.<sup>5</sup>

**Metastability** occurs when a flip-flop enters an unstable state due to a violation of setup or hold times. This situation often arises when asynchronous signals or signals from different clock domains interact with the clocked system. In a metastable state, the flip-flop's output hovers unpredictably between logic levels, potentially causing incorrect behavior. To prevent metastability, designers use techniques such as double-flopping, where a chain of flip-flops stabilizes asynchronous inputs. Proper timing margins, slower clock speeds, and encoding multibit signals with Gray Code further reduce the likelihood of metastable states. Additionally, asynchronous FIFO designs are effective for managing clock domain crossings.<sup>4</sup>



Metastability Figure<sup>4</sup>

### References

- 1. <a href="https://electronics-course.com/sr-nand-latch">https://electronics-course.com/sr-nand-latch</a>
- 2. https://evertutorial.com/articles/DigitalDesign/Gated D Latch
- 3. Brown, S. D., & Vranesic, Z. G. (2013). Fundamentals of Digital Logic with Verilog Design. (p. 247-331).
- 4. <a href="https://en.wikipedia.org/wiki/Metastability\_(electronics)#:~:text=In%20electronics%20">https://en.wikipedia.org/wiki/Metastability\_(electronics)#:~:text=In%20electronics%20">20electronics%20</a> <a href="https://en.wikipedia.org/wiki/Metastability\_(electronics)#:~:text=In%20electronics%20">20electronics%20</a> <a href="https://en.wikipedia.org/wiki/Metastability\_(electronics)#:~:text=In%20electronics%20">20electronics%20</a> <a href="https://en.wikipedia.org/wiki/Metastability\_electronics">https://en.wikipedia.org/wiki/Metastability\_electronics</a> <a href="https://en.wiki/Metastability\_electronics">https://en.wiki/Metastability\_electronics</a> <a href="https://en.wiki/Metastability\_electronics">https://en.wiki/Metastability\_electronics</a> <a href="https://en.wiki/Metastability\_electronics">https://en.wiki/Metastability\_electronics</a> <a href="https://en.wiki/Metastability\_electronics">https://en.wiki/Metastability\_electronics</a> <a href="https://en.wiki/Metastability\_electronics">https://en.wiki/Metastabili
- 5. ChatGPT