# DIGITAL SYSTEM DESIGN APPLICATIONS

(CRN: 11275)

### THE REPORT OF EXPERIMENT - 6



Faculty of Electrical and Electronics Engineering
Electronics and Communication Engineering

#### 1. Clock Generation

```
`timescale 1ns / 1ps
module top module (
    input clk,
    input rst,
    output reg [6:0] cnt100,
    output reg [6:0] cnt80,
    output reg [6:0] cnt60
    );
    wire clk80, clk60;
    // Clocking Wizard instantiation
    clk wiz 0 clknetwork (
       .clk out1(clk80),
        .clk out2(clk60),
        .reset(rst),
        .locked(),
        .clk in1(clk)
    );
    // Counter for 100 MHz clock
    always @(posedge clk or posedge rst) begin
        if (rst) begin
            cnt100 <= 7'b0;
        end else if (cnt100 < 100) begin</pre>
            cnt100 <= cnt100 + 1;
        end
    end
    // Counter for 80 MHz clock
    always @(posedge clk80 or posedge rst) begin
        if (rst) begin
            cnt80 <= 7'b0;
        end else if (cnt80 < 80) begin
            cnt80 <= cnt80 + 1;
        end
    end
    // Counter for 60 MHz clock
    always @(posedge clk60 or posedge rst) begin
        if (rst) begin
            cnt60 <= 7'b0;
        end else if (cnt60 < 60) begin</pre>
            cnt60 <= cnt60 + 1;
        end
    end
endmodule
```

Clock Generation Verilog Code

```
`timescale 1ns / 1ps
module top module tb;
reg clk, rst;
wire [6:0] cnt100, cnt80, cnt60;
top_module dut (
    .clk(clk),
    .rst(rst),
    .cnt100(cnt100),
    .cnt80(cnt80),
    .cnt60(cnt60)
);
always #5 clk = ~clk;
initial begin
    clk = 0; rst = 1; #15;
    rst = 0; #10; rst = 1;
    #10; rst = 0;
    #4200;
    $finish();
end
endmodule
```

Clock Generation Testbench Code



Clock Generation Behavioral Simulation

| Primitives |      |                     |  |  |
|------------|------|---------------------|--|--|
| Ref Name   | Used | Functional Category |  |  |
| OBUF       | 21   | Ю                   |  |  |
| FDCE       | 20   | Flop & Latch        |  |  |
| LUT5       | 6    | LUT                 |  |  |
| LUT3       | 6    | LUT                 |  |  |
| LUT4       | 4    | LUT                 |  |  |
| LUT6       | 3    | LUT                 |  |  |
| LUT2       | 3    | LUT                 |  |  |
| LUT1       | 3    | LUT                 |  |  |
| BUFG       | 3    | Clock               |  |  |
| IBUF       | 2    | Ю                   |  |  |
| MMCME2_ADV | 1    | Clock               |  |  |

Clock Generation Primitive Usage

Clock Generation Clock Networks Report

### 2. Clock Gating

```
timescale 1ns / 1ps
module clock_gating(
    input clk,
    input rst,
    output reg [6:0] cnt50,
    output reg [6:0] cnt25
reg clk50_en, clk25_en;
wire clk50, clk25;
BUFR #(
   .BUFR_DIVIDE("2"),
   .SIM_DEVICE("7SERIES")
BUFR_ins_1 (
  .O(clk50),
   .CE(clk50_en),
   .CLR(1'b0),
   .I(clk)
   .BUFR DIVIDE ("4"),
   .SIM_DEVICE("7SERIES")
BUFR_inst_2 (
   .0 (c1k25),
   .CE(clk25 en),
   .CLR(1'b0),
always @(posedge clk50 or posedge rst) begin
    if(rst) begin
       cnt50 <= 7'b0;
    end else if(cnt50 < 50) begin</pre>
       cnt50 <= cnt50 + 1;
always @(posedge clk25 or posedge rst) begin
    if(rst) begin
       cnt25 <= 7'b0;
    end else if(cnt25 < 25) begin
       cnt25 <= cnt25 + 1;
always @(posedge clk or posedge rst) begin
   if (rst) begin
        clk50 en <= 1'b0;
        clk25 en <= 1'b0;
    end else begin
       if (cnt50 < 50)
           clk50_en <= 1'b1;
            clk50 en <= 1'b0;
        if (cnt25 < 25)
            clk25_en <= 1'b1;
            clk25 en <= 1'b0;
end
```

Clock Gating Verilog Code

```
`timescale 1ns / 1ps
module clock gating tb;
wire [6:0] cnt50, cnt25;
reg clk, rst;
clock_gating dut(
    .clk(clk),
    .rst(rst),
    .cnt50(cnt50),
    .cnt25(cnt25)
    );
always #5 clk = ~clk;
initial begin
    clk = 1'b0; rst = 1'b0; #100;
    rst = 1'b1; #10; rst = 1'b0;
    #4200;
    $finish();
end
endmodule
```

Clock Gating Testbench Code



Clock Gating Behavioral Simulation

| Primitives |      |                     |  |  |
|------------|------|---------------------|--|--|
| Ref Name   | Used | Functional Category |  |  |
| OBUF       | 14   | Ю                   |  |  |
| FDCE       | 13   | Flop & Latch        |  |  |
| LUT5       | 4    | LUT                 |  |  |
| LUT4       | 2    | LUT                 |  |  |
| LUT3       | 2    | LUT                 |  |  |
| LUT2       | 2    | LUT                 |  |  |
| LUT1       | 2    | LUT                 |  |  |
| IBUF       | 2    | Ю                   |  |  |
| BUFR       | 2    | Clock               |  |  |
| LUT6       | 1    | LUT                 |  |  |
| BUFG       | 1    | Clock               |  |  |

Clock Gatin Primitive Usage

```
\lor \coprod sys_clk_pin (100.00 MHz) (drives 13 loads)
   ∨ 🕑 clk
       ✓ I (clk_IBUF_inst/l)

✓ ■ clk_IBUF_inst (IBUF)

√ ■ O (clk_IBUF_inst/O)

                 ✓ I (clk_IBUF_BUFG_inst/I)

✓ ■ clk_IBUF_BUFG_inst (BUFG)

√ ■ O (clk_IBUF_BUFG_inst/O)

√ 

∫ clk_IBUF_BUFG (clk_IBUF_BUFG)

                                  > C (clk50_en_reg/C)
                                  > C (clk25_en_reg/C)
                    ∨ 1 (BUFR_inst_2/I)

✓ ■ BUFR_inst_2 (BUFR)

∨ □ clk25 (25.00 MHz) (drives 5 loads)

√ ■ 0 (BUFR_inst_2/0)

                                  > C (cnt25_reg[4]/C)
                                     > C (cnt25_reg[3]/C)
                                     > C (cnt25_reg[2]/C)
                                     > C (cnt25_reg[1]/C)
                                     > C (cnt25_reg[0]/C)
                    ∨ 1 (BUFR_ins_1/I)

✓ ■ BUFR_ins_1 (BUFR)

                           \checkmark \coprod clk50 (50.00 MHz) (drives 6 loads)

√ ■ 0 (BUFR_ins_1/0)

                                  > C (cnt50_reg[5]/C)
                                     > C (cnt50_reg[4]/C)
                                     > C (cnt50_reg[3]/C)
                                     > C (cnt50_reg[2]/C)
                                     > C (cnt50_reg[1]/C)
                                     > C (cnt50_reg[0]/C)
```

Clock Gating Clock Network Report

#### 3. Block RAM

```
//Copyright 1986-2022 Xilinx, Inc. All Rights Reserved.
//Copyright 2022-2024 Advanced Micro Devices, Inc. All Rights
//Tool Version: Vivado v.2024.1 (win64) Build 5076996 Wed May 22
18:37:14 MDT 2024
//Date : Mon Dec 9 11:36:38 2024
//Host : DESKTOP-KMJ9JAC running 64-bit major release (build
9200)
//Command
//Design
//Purpose
: generate_target block_ram_50MHz_wrapper.bd
: block_ram_50MHz_wrapper
: IP block netlist
`timescale 1 ps / 1 ps
module block ram 50MHz wrapper
   (addra 0,
    clk 100MHz,
   dina 0,
   douta 0,
   wea 0);
  input [3:0]addra 0;
  input clk 100MHz;
  input [7:0]dina 0;
  output [7:0]douta_0;
  input [0:0] wea 0;
  wire [3:0]addra 0;
  wire clk 100MHz;
  wire [7:0] dina 0;
  wire [7:0]douta 0;
  wire [0:0] wea 0;
  block ram 50MHz block ram 50MHz i
        (.addra 0 (addra 0),
         .clk 100MHz (clk 100MHz),
         .dina 0 (dina 0),
         .douta 0 (douta 0),
         .wea 0(wea 0));
endmodule
```

Block RAM Verilog Code

```
`timescale 1ns / 1ps
module block ram 50MHz wrapper tb;
 wire [7:0] douta 0;
 reg clk_100MHz, wea_0;
reg [3:0] addra_0;
reg [7:0] dina_0;
integer i;
block_ram_50MHz_wrapper dut(
    .addra_0(addra_0),
    .clk_100MHz(clk_100MHz),
    .dina_0(dina_0),
             .douta_0(douta_0),
              .wea_0(wea_0)
always #5 clk_100MHz = ~clk_100MHz;
initial begin
            clk_100MHz = 1'b0; wea_0 = 1'b0; #500;
             $display("\n--- Reading Initial Data ---");
for (i = 0; i < 16; i = i + 1) begin
    addra_0 = i;</pre>
                          #40;
                          $display("Address %0d: Data = %0d", addra 0, douta 0);
           $\frac{\text{sisplay("\n-- Writing School Number in reverse to the RAM ---");} \text{wea_0 = 1'b1; #90;} \text{addra_0 = 4'b0000; dina_0 = 8'b00000010; #60; addra_0 = 4'b0001; dina_0 = 8'b00000000; #60; addra_0 = 4'b0010; dina_0 = 8'b00000000; #60; addra_0 = 4'b0010; dina_0 = 8'b00000000; #60; addra_0 = 4'b010; dina_0 = 8'b00000000; #60; addra_0 = 4'b010; dina_0 = 8'b00000000; #60; addra_0 = 4'b011; dina_0 = 8'b00000000; #60; addra_0 = 4'b011; dina_0 = 8'b00000000; #60; addra_0 = 4'b0101; dina_0 = 8'b00000100; #60; addra_0 = 4'b1001; dina_0 = 8'b00000100; #60; addra_0 = 4'b1010; dina_0 = 8'b00000100; #60; addra_0 = 4'b1010; dina_0 = 8'b00000000; #60; addra_0 = 4'b1010; dina_0 = 8'b00000000; #60; addra_0 = 4'b1101; dina_0 = 8'b00000000; #60;
             addra_0 = 4'b1101; dina_0 = 8'b00000000; #50;
addra_0 = 4'b1110; dina_0 = 8'b000000000; #50;
addra_0 = 4'b1111; dina_0 = 8'b00000100; #50;
             wea_0 = 1'b0; #90;
addra_0 = 4'b0000; #80;
addra_0 = 4'b0001; #80;
             addra_0 = 4'b0010; #80;
addra_0 = 4'b0011; #80;
           addra_0 = 4'b0011; #80;

addra_0 = 4'b0100; #80;

addra_0 = 4'b0101; #80;

addra_0 = 4'b0111; #80;

addra_0 = 4'b0111; #80;

addra_0 = 4'b1000; #80;

addra_0 = 4'b1011; #80;
            addra_0 = 4'b1101; #80;
addra_0 = 4'b1111; #80;
addra_0 = 4'b1111; #80;
$display("\n--- Writing Complete ---");
$display("\n--- Reading data from RAM ---");
for (i = 0; i < 16; i = i + 1) begin
                        addra_0 = i;
#40;
                         $display("Address %0d: Data = %0d", addra_0, douta_0);
             $display("\nBenchmark finished.\n");
             $finish();
 endmodule
```

Block RAM Testbench Code

```
--- Reading Initial Data ---
 Address 0: Data = 4
 Address 1: Data = 0
 Address 2: Data = 2
 Address 3: Data = 0
 Address 4: Data = 0
 Address 5: Data = 0
 Address 6: Data = 4
 Address 7: Data = 3
 Address 8: Data = 4
 Address 9: Data = 0
 Address 10: Data = 2
△ Address 11: Data = 0
🖯 run 4500 ns
 Address 12: Data = 0
 Address 13: Data = 0
  Address 14: Data = 4
 Address 15: Data = 3
 --- Writing School Number in reverse to the RAM ---
 --- Writing Complete ---
  --- Reading data from RAM ---
 Address 0: Data = 3
 Address 1: Data = 4
 Address 2: Data = 0
 Address 3: Data = 0
  Address 4: Data = 0
  Address 5: Data = 2
  Address 6: Data = 0
  Address 7: Data = 4
  Address 8: Data = 3
 Address 9: Data = 4
 Address 10: Data = 0
 Address 11: Data = 0
 Address 12: Data = 0
 Address 13: Data = 2
 Address 14: Data = 0
 Address 15: Data = 4
Benchmark finished.
♦ $finish called at time : 4200 ns : File "C:/Users/jsp!
```

Block RAM Simulation TCL Console Log



Block RAM Behavioral Simulation

#### **Primitives**

| Ref Name   | Used | Functional Category |
|------------|------|---------------------|
| IBUF       | 14   | Ю                   |
| OBUF       | 8    | Ю                   |
| BUFG       | 2    | Clock               |
| RAMB18E1   | 1    | Block Memory        |
| MMCME2_ADV | 1    | Clock               |

Block RAM Primitive Usage



Block RAM Block Design

### 4. FIFO for Clock Domain Crossing

```
`timescale 1ns / 1ps
module top module(
    input clk,
    input rst,
    input wr en,
    input rd en,
    input [7:0] din,
    output [7:0] dout,
    output empty,
    output full,
    output overflow,
    output underflow
    );
reg [2:0] counter = 3'b0;
wire wr clk, rd clk;
assign wr clk = counter[0];
assign rd clk = counter[1];
always @(posedge clk or posedge rst) begin
     if(rst) counter <= 3'b0;</pre>
     else counter <= counter + 1;</pre>
end
fifo_generator_0 memory1(
    .wr_clk(wr_clk),
    .wr rst (rst),
    .rd clk(rd clk),
    .rd rst(rst),
    .din(din),
    .wr en (wr en),
    .rd en(rd en),
    .dout (dout),
    .full(full),
    .overflow(overflow),
    .empty(empty),
    .underflow(underflow));
endmodule
```

FIFO Verilog Code

```
`timescale 1ns / 1ps
module top module tb;
wire full, overflow, underflow, empty;
wire [7:0] dout;
reg [7:0] din;
reg clk, rst, wr_en, rd_en;
integer i;
top module dut(
   .clk(clk),
    .rst(rst),
    .wr en (wr en),
    .rd_en(rd_en),
    .din(din),
    .dout (dout),
    .empty(empty),
    .full(full),
    .overflow(overlow),
    .underflow(underflow));
always #5 clk = ~clk;
initial begin
    clk = 1'b0; rst = 1'b1; wr en = 1'b0; rd en = 1'b0; #40;
    rst = 1'b0; wr en = 1'b1; rd en = 1'b1; #80;
    for (i = 0; i < 64; i = i + 1) begin
        din <= i; #40;
    end
    #1200;
    $finish();
end
endmodule
```

FIFO Testbench Code



FIFO Behavioral Simulation

| Primitives |      |                     |  |  |
|------------|------|---------------------|--|--|
| Ref Name   | Used | Functional Category |  |  |
| FDRE       | 42   | Flop & Latch        |  |  |
| FDCE       | 24   | Flop & Latch        |  |  |
| LUT2       | 17   | LUT                 |  |  |
| OBUF       | 12   | Ю                   |  |  |
| IBUF       | 12   | Ю                   |  |  |
| FDPE       | 10   | Flop & Latch        |  |  |
| LUT4       | 8    | LUT                 |  |  |
| LUT6       | 6    | LUT                 |  |  |
| LUT3       | 5    | LUT                 |  |  |
| LUT5       | 4    | LUT                 |  |  |
| LUT1       | 3    | LUT                 |  |  |
| BUFG       | 3    | Clock               |  |  |
| RAMB18E1   | 1    | Block Memory        |  |  |

FIFO Primitive Usage

```
√ ■ Q (counter_reg[1]/Q)

✓ _ rd_clk (rd_clk)

         ✓ I (rd_clk_BUFG_inst/l)

✓ ■ rd_clk_BUFG_inst (BUFG)

✓ ■ O (rd_clk_BUFG_inst/O)
                   > _ rd_clk_BUFG (rd_clk_BUFG)

√ ■ Q (counter_reg[0]/Q)
      ~ _ counter_reg_n_0_[0] (counter_reg_n_0_[0])
         ✓ ▶I (counter_reg_n_0_[0]_BUFG_inst/I)
            counter_reg_n_0_[0]_BUFG_inst (BUFG)

✓ ┫O (counter_reg_n_0_[0]_BUFG_inst/O)
                   > _ counter_reg_n_0_[0]_BUFG (counter_reg_n_0_[0]_BUFG)
∨ D clk
      ✓ ▶I (clk_IBUF_inst/I)

✓ ■ clk_IBUF_inst (IBUF)

√ ■ O (clk_IBUF_inst/O)

               ✓ ■ I (clk_IBUF_BUFG_inst/I)

✓ ■ clk_IBUF_BUFG_inst (BUFG)

✓ ■ O (clk_IBUF_BUFG_inst/O)
                            > _ clk_IBUF_BUFG (clk_IBUF_BUFG)
```

Clock Network Reports



Clock Interaction Report



FIFO Post-Implementation Timing Simulation

#### 5. Research

**Clock Tree Synthesis (CTS)** aims to distribute the clock signal from a single clock source to all clocked elements in a design while minimizing skew and maintaining signal integrity.



CTS Figure<sup>1</sup>

A clock tree is a hierarchical network of buffers, inverters, and interconnect wires that distribute the clock signal. It starts at the clock source and branches out to clock sinks. The topology can be:

- H-Tree: Balanced tree structure for equal latency.
- Spine or Mesh: Grid-based clock distribution, typically used in high-frequency designs.
- Buffered Tree: Uses buffers at branching points to strengthen the clock signal.

#### Clock Tree Architecture



Clock Tree Architecture<sup>2</sup>

#### **Dual FF Synchronizer:**

Clock Domain Crossing (CDC) occurs when signals pass from one clock domain to another domain with a different clock frequency or phase relationship. CDC introduces the risk of metastability, where a flip-flop enters an unstable state and delays the signal propagation. The **dual flip-flop synchronizer** is a common technique used to address metastability. It ensures that data crossing clock domains stabilizes before it is used in the new clock domain.



Dual FF Figure with Clocks & Outputs<sup>3</sup>

- **First Flip-Flop:** Captures the signal from the source clock domain and allows metastability to resolve over one clock cycle.
- **Second Flip-Flop:** Further stabilizes the signal, ensuring that it is safe to use in the destination clock domain.
- The two flip-flops act as a buffer, allowing metastability to settle while ensuring signal integrity.

### References

- 1- https://www.design-reuse.com/articles/21019/clock-mesh-benefits-analysis.html
- 2- https://slideplayer.com/slide/4442868/
- 3- https://commons.wikimedia.org/wiki/File:2FF\_synchronizer.gif