

#### ISTANBUL TECHNICAL UNIVERSITY

Digital System Design & Applications

Verilog – Sequential Circuits 1

RES. ASST. FIRAT KULA

#### So far...



□ Summary for designing purely combinational circuits with Verilog

#### Our arsenal:

#### □ Dataflow modeling:

- ❖ Continuous assignment
- Operators
- Procedural blocks (initial, always) with blocking assignments

#### □Structural modeling:

- Module instances (submodules)
- Primitives

#### □ Behavioral modeling:

- Procedural blocks (initial, always) with blocking assignments
- Procedural statements
  (if,else,case...)

### Sequential Circuits?





- State
- The output was changed by an input "event" (pushing a button) rather than an input "value"

### Sequential Circuits?



- A sequential circuit is an integration of combinational circuits and storage elements.
- The output depends on the present value of the input signal as well as the sequence of past inputs.



### Sequential Circuits?



- A digital circuit whose output value depends solely on the present combination of the circuit inputs' values is called a combinational circuit. For example, doorbell system.
- On the other hand, in a sequantial circuit the output value depends on the present and past input values, such as the toggle lamp.





Combinational

Sequential

Two simple examples



#### Always blocks

We've seen that always blocks are used when we want to allow conventional programming language structures (if,else,case etc.) to describe circuit behavior

This is specifically useful when describing sequential circuits in Verilog

#### Recall:

```
always @( /*Sensitivity List*/)
begin
    // statements
end
```

 While describing combinational circuits with always blocks, we included all affecting signals in sensitivity list, and used blocking assignments for coding the statements



Blocking (=) versus Non-blocking (<=) assignments</li>

#### Blocking

```
always @(*)
begin

    w1 = in1 & w2;
    w2 = in2 ^ in3;
    w3 = w1 | w2;
end
```

#### Non-blocking

```
always @(*)
begin
    w1 <= in1 & w2;
    w2 <= in2 ^ in3;
    w3 <= w1 | w2;
end</pre>
```



Blocking (=) versus Non-blocking (<=) assignments</li>

#### Blocking

- ■When the procedural block is triggered, statements are evaluated sequentially
- □ Executions happen at the end of the related statement
- ☐ Best practice for this assignment is to describe pure combinational logic within always blocks

#### Non-blocking

- □When the procedural block is triggered, statements are scheduled
- □ Executions happen at the end of always block, parallelly.
- ☐ Best practice for this assignment is to describe sequential logic within always blocks



- Blocking (=) versus Non-blocking (<=) assignments</li>
- \*Example 1: Single layer logic

```
• always @ (a or b or c)
begin

x = a | b; %%1. Evaluate a | b, assign result to x

y = a ^ b ^ c; %%2. Evaluate a^b^c, assign result to y

z = b & ~c; %%3. Evaluate b&(~c), assign result to z
end
```

Since this is a single layer logic, two codes will behave the same. But what about multi layer logic?



- Blocking (=) versus Non-blocking (<=) assignments

```
module assignments_test1(
   input in1,in2,in3,
   output out1
);

reg w1,w2,w3;

always @(*)
begin
   w1 = w3 & w2;
   w2 = in1 | in2 | ~in3;
   w3 = in1 ^ w2;
end

assign out1 = w1 + w2 + w3;
endmodule
```

```
module assignments_test2(
   input in1,in2,in3,
   output out1
);

reg w1,w2,w3;

always @(*)
begin
   w1 <= w3 & w2;
   w2 <= in1 | in2 | ~in3;
   w3 <= in1 ^ w2;
end

assign out1 = w1 + w2 + w3;</pre>
```

#### \*Example 2: Multi level logic



For both models w values at the time of triggering event are:

$$W1 = 1, w2 = 1, w3=1;$$

And the value of inputs that triggered the event are In1=1, in2=0, in3=0

Let's examine this transition...

#### Example 2: Multi level logic



Initially: w1 = 1, w2 = 1, w3=1; In1=1, in2=0, in3=0

#### \*Example 2: Multi level logic



Initially: w1 = 1, w2 = 1, w3=1; In1=1, in2=0, in3=0

#### \*Example 2: Multi level logic



```
Initially: w1 = 1, w2 = 1, w3=0; In1=1, in2=0, in3=0
```

#### Example 2: Multi level logic



```
Initially: w1 = 1, w2 = 1, w3=0; In1=1, in2=0, in3=0
```

#### \*Example 2: Multi level logic



Initially: w1 = 1, w2 = 1, w3=0; In1=1, in2=0, in3=0



#### ❖To summarize it up:

Non-blocking assignments will happen in parallel, but the changes in internal values may wrongly trigger the always block again. That's the reason why it is not recommended to use non-blocking assignments while coding pure combinational. Blocking assignments make assignments in sequence, without getting affected from other Verilog statements/constructs.

#### Blocking

- ■When the procedural block is triggered, statements are evaluated sequentially
- □ Executions happen at the end of the related statement
- □Best practice for this assignment is to describe pure combinational logic within always blocks (Assignments will happen sequentially)

#### Non-blocking

- ■When the procedural block is triggered, statements are scheduled
- □ Executions happen at the end of always block, parallelly.
- ☐ Best practice for this assignment is to describe sequential logic within always blocks (Why?)



• Example 3: A simple clock triggered storage element

```
module an_FF(
    input D,clk,
    output reg Q,QB
);

always @(posedge clk)
    begin
        Q <= D;
        QB <= !D;
    end
endmodule</pre>
```

Style-1

```
module an FF 2(
    input D, clk,
    output Q,QB
);
    reg r Q, r QB;
    always @ (posedge clk)
    begin
        r Q <= D;
        r QB <= !D;
    end
    assign Q = r Q;
    assign QB = r QB;
endmodule
```



"posedge" represents rising edge triggering, "negedge" represents falling edge triggering

Style-2



• Example 3: A simple clock triggered storage element



Resulting RTL



• Example 3: A simple clock triggered storage element





#### A common design error

```
module an_FF(
    input D,clk,
    output reg Q,QB
);

always @ (posedge clk)
begin
    Q <= D;
    QB <= !Q;
end
endmodule</pre>
```



QB will get the inverted Q value of previous cycle. Desired QB result will appear one clock cycle late



• Example 4: Shift Register

```
module shiftreg1(
    input D, clk,
    output Q
);
    reg [2:0] int regs;
    always @ (posedge clk)
    begin
         int regs[0] \leftarrow D;
         int regs[1] \leftarrow int regs[0];
         int regs[2] \leftarrow int regs[1];
    end
    assign Q = int regs[2];
endmodule
```

#### Blocking (=) or Non-blocking (<=) for sequential?

```
module shiftreg2 (
    input D, clk,
    output Q
);
    reg [2:0] int regs;
    always @ (posedge clk)
    begin
        int regs[0] = D;
        int regs[1] = int regs[0];
        int regs[2] = int regs[1];
    end
    assign Q = int regs[2];
endmodule
```



• Example 4: Shift Register

Blocking (=) or Non-blocking (<=) for sequential?



Synthesis Result for Non-blocking



We see the expected circuit



• Example 4: Shift Register

Blocking (=) or Non-blocking (<=) for sequential?



Synthesis Result for Blocking





#### Synchronous and Asynchronous Inputs

- □ Synchronous inputs are synchronized to clock.
- ☐ Asynchronous inputs are not, and cause immediate change
- ☐ Asynchronous inputs normally have precedence over synchronous inputs.

```
always@( /*posedge/negedge clock*/ or /*posedge/negedge async_signal*/)
begin
    if(/* async_signal value check */)
    begin
        // asynchronous assignments
    end
    else if (/* async_signal value check */)
    begin
        // asynchronous assignments
    end
    ...
    else
    begin
        // sycnhronous assignments
    end
```



• Example 5: Flip\_flop with synchronous active-1 reset

```
module an FF(
    input D,clk,rst
    output reg Q
);
    always @ (posedge clk)
    begin
                 // Synchronous
        if (rst)
        begin
            end
        else begin
            Q <= D;
        end
    end
endmodule
```





• Example 5: Flip\_flop with synchronous active-1 reset

```
module an FF(
     input D,clk,rst
     output reg Q
);
     always @ (pos
                                       clk IBUF inst
                                                               clk IBUF BUFG inst
     begin
                                                                                                    Q_reg
           if (rst)
                                                               BUFG
          begin
                                                                                                                    Q_OBUF_inst
                Q <=
                                                                                                  CE
                                                               D IBUF inst
           end
          else beg
                                                                                                                    OBUF
                Q <=
                                                               IBUF
           end
                                                                                                    FDRE
     end
                                                               rst IBUF inst
endmodule
                                                               IBUF
```



• Example 6: Flip\_flop with asynchronous active-0 reset





• Example 6: Flip\_flop with asynchronous active-0 reset





• Example 7: Flip\_flop with asynchronous Preset and Clear

```
module an FF(
    input D, clk, PRE, CLR,
    output reg Q
);
                                                             Q_reg
    always @ (posedge clk
    begin
                                                          CLR
        if (!CLR)
        begin
             end
        else if(!PRE)
        begin
                                                          PRE
             Q <= 1;
                                                             RTL REG ASYNC
        end
        else begin
             0 <= D;
        end
    end
endmodule
```



• Example 7: Flip\_flop with asynchronous Preset and Clear





Example 7: Flip\_flop with asynchronous Preset and Clear

```
module an FF(
    input D,clk,PRE,CLR,
    output reg Q
);
    always @ (posedge clk or negedge PRE or negedge CLR)
    begin
        if (!CLR)
        begin
            end
        else if(!PRE)
        begin
            Q <= 1;
        end
        else begin
            Q <= D;
        end
    end
```

endmodule



What happens when both PRE and CLR are 0?



#### Tips for better coding

|   | Jse blocking assignment for coding pure combinational, use non-blocking assignment for<br>equential.                                                                                                   |
|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Always include some reset procedure into your sequential design. Be sure to reset all egs.                                                                                                             |
|   | Multiple always blocks can exist within the same module, BUT do not attempt to change he same reg within different always blocks, this will cause multi-driven net issue.                              |
|   | t is good practice to split your code's combinational and sequential parts. That will mak odes more neat and readable.                                                                                 |
| b | for better maintenance and readability, try to divide the work into multiple always blocks. Specify what that block does with comments. Do not force to fit all the work within the same always block. |
|   | Remember that you can safely use operators/dataflow modeling within always blocks & on-blocking statements                                                                                             |



#### Generating Clocks in Nexys Boards

- ☐ The board has an internal oscillator
- ☐ Related constraints in board master files

☐ For different frequencies, either a frequency divider circuit should be implemented or Xilinx Clock Wizard IP should be used. This IP creates clocks from another clock source, using built-in PLL circuits.



#### Generating Clocks in Nexys Boards

- ☐ The package pin E3 contains the output of internal oscillator that generates a 100MHz clock signal.
- ☐ Your design's clock pin should be connected to the place that is indicated by "CLK100MHZ"
- □ Note that the command "create\_clock" solely creates a virtual clock for timing analysis. It does not set the internal oscillator frequency!
  - ☐ -name <sys\_clk\_pin> // sys\_clk\_pin is the arbitrary name you give to the virtual clock object. This virtual clock is used by timing analyzer as source
  - ☐ -period <period\_value> // In nanoseconds
  - ☐ -waveform [<val1> <val2>] // Within a period, clock rising edge is seen at time "val1", falling edge is seen at time <val2>



#### Generating Clocks in Nexys Boards



Resulting clock waveform



#### Generating Clocks in Nexys Boards

☐ In real world, clocks will not be that ideal. Synthesis tools allow the virtual clock waveform to include non-idealities such as skew and latency. These can be specified using constraints, and is useful for timing critical designs.

