

## **TORSTEN HOEFLER**

Parallel Programming, Spr. 2021, Lecture 14:

Data Races, Solving Mutual Exclusion



## Google's dedicated TensorFlow processor, or TPU, crushes Intel, Nvidia in inference workloads

By Joel Hruska on April 6, 2017 at 9:48 am 23 Comments













Several years ago, Google began working on its own custom software for machine learning and artificial intelligence workloads, dubbed TensorFlow. Last year, the company announced that it had designed its own tensor processing unit (TPU), an ASIC designed for high throughput of low-precision arithmetic. Now, Google has released some performance data for their TPU and how it compares to Intel's Haswell CPUs and Nvidia's





## In-Datacenter Performance Analysis of a Tensor Processing Unit<sup>TM</sup>

Norman P. Jouppi, Cliff Young, Nishant Patil, David Patterson, Gaurav Agrawal, Raminder Bajwa, Sarah Bates, Suresh Bhatia, Nan Boden, Al Borchers, Rick Boyle, Pierre-luc Cantin, Clifford Chao, Chris Clark, Jeremy Coriell, Mike Daley, Matt Dau, Jeffrey Dean, Ben Gelb, Tara Vazir Ghaemmaghami, Rajendra Gottipati, William Gulland, Robert Hagmann, C. Richard Ho, Doug Hogberg, John Hu, Robert Hundt, Dan Hurt, Julian Ibarz, Aaron Jaffey, Alek Jaworski, Alexander Kaplan, Harshit Khaitan, Andy Koch, Naveen Kumar, Steve Lacy, James Laudon, James Law, Diemthu Le, Chris Leary, Zhuyuan Liu, Kyle Lucke, Alan Lundin, Gordon MacKean, Adriana Maggiore, Maire Mahony, Kieran Miller, Rahul Nagarajan, Ravi Narayanaswami, Ray Ni, Kathy Nix, Thomas Norrie, Mark Omernick, Narayana Penukonda, Andy Phelps, Jonathan Ross, Matt Ross, Amir Salek, Emad Samadiani, Chris Severn, Gregory Sizikov, Matthew Snelham, Jed Souter, Dan Steinberg, Andy Swing, Mercedes Tan, Gregory Thorson, Bo Tian, Horia Toma, Erick Tuttle, Vijay Vasudevan, Richard Walter, Walter Wang, Eric Wilcox, and Doe Hyun Yoon

Google, Inc., Mountain View, CA USA
Email: {jouppi, cliffy, nishantpatil, davidpatterson} @google.com

To appear at the 44th International Symposium on Computer Architecture (ISCA), Toronto, Canada, June 26, 2017.

## Abstract

Many architects believe that major improvements in cost-energy-performance must now come from domain-specific hardware. This paper evaluates a custom ASIC—called a *Tensor Processing Unit (TPU)*— deployed in datacenters since 2015 that accelerates the inference phase of neural networks (NN). The heart of the TPU is a 65,536 8-bit MAC matrix multiply unit that offers a peak throughput of 92 TeraOps/second (TOPS) and a large (28 MIB) software-managed on-chip memory. The TPU's deterministic execution model is a better match to the 99th-percentile response-time requirement of our NN applications than are the time-varying optimizations of CPUs and GPUs (caches, out-of-order execution, multithreading, multiprocessing, prefetching, ...) that help average throughput more than guaranteed latency. The lack of such features helps explain why, despite having myriad MACs and a big memory, the TPU is relatively small and low power. We compare the TPU to a server-class Intel Haswell CPU and an Nvidia K80 GPU, which are contemporaries deployed in the same datacenters. Our workload, written in the high-level TensorFlow framework, uses production NN applications (MLPs, CNNs, and LSTMs) that represent 95% of our datacenters' NN inference demand. Despite low utilization for some applications, the TPU is on average about 15X - 30X faster than its contemporary GPU or CPU, with TOPS/Watt about 30X - 80X higher. Moreover, using the CPU's GDDR5 memory in the TPU would triple achieved TOPS and raise TOPS/Watt to nearly 70X the GPU and 200X the CPU.

Index terms-DNN, MLP, CNN, RNN, LSTM, neural network, domain-specific architecture, accelerator



## \*\*\*SPCL

## OpenAl's massive GPT-3 model is impressive, but size isn't everything

KYLE WIGGERS @KYLE L WIGGERS JUNE 1, 2020 1:05 PM



OpenAl booth at NeurIPS 2019 in Vancouver, Canada Image Credit: Khari Johnson / VentureBeat

Last week, OpenAI published a paper detailing GPT-3, a machine learning model that achieves strong results on a number of natural language benchmarks. At 175 billion parameters, where a parameter affects data's prominence in an overall prediction, it's the largest of its kind. And with a memory size exceeding 350GB, it's one of the priciest, costing an estimated \$12 million to train.













## **Learning goals for today**

## So far:

- Programming with locks and critical sections
- Key guidelines and trade-offs
- Bad interleavings (high level races)

## Now:

- The unfortunate reality of parallel programming in practice memory models
- Why you must avoid data races (= low level races / memory reorderings)
- Implementation of a Mutex with Atomic Registers
   Dekker's algorithm
   Peterson's algorithm
- Context: remember you will not use these locks (you will use functions provided by the programming language!)
   YET: you will learn important principles by "doing" and watching your (our) mistakes carefully

"Tell me and I forget, teach me and I may remember, involve me and I learn."





## **Motivation**

```
class C {
  private int x = 0;
  private int y = 0;
 Thread 1
    x = 1; (A)
 Thread 2
    int a = y;
    int b = x;
    assert(b >= a);
```

Can this fail?

There is no *interleaving* of f and g that would cause the assertion to fail:

```
ABCD ✓
ACBD ✓
ACDB ✓
CABD ✓
CADB ✓
CDAB ✓
```

Proof by exhaustion (or full enumeration)!







## A little combinatorial excursion

- Assuming 2 threads and k statements each, how many interleavings are there?
  - Any ideas?
- Hint 1
  - The merged list has length k+k=2k
  - Once we know which k positions in the merged list are occupied with elements from thread 1 (or 2) then the interleaving is determined!
  - How many are those?
- Hint 2
  - This is equivalent to sampling without replacement (draw the k positions out of 2k total) "Ziehen ohne Zuruecklegen"
- If you cannot sleep tonight:
  - Generalize this to n threads ©





## **Another proof**

```
class C {
  private int x = 0;
  private int y = 0;
 Thread 1
    x = 1;
    y = 1;
 Thread 2
    int a = y;
    int b = x;
    assert(b >= a);
```

There is no interleaving of f and g causing the assertion to fail Another proof (by contradiction):

Assume  $b < a \Rightarrow a = 1$  and b = 0.

But if  $a==1 \Rightarrow y=1$  happened before a=y. And if  $b==0 \Rightarrow b=x$  happened before x=1.

Because we assume that programs execute in order:

a=y happened before b=x
x=1 happened before y=1

So by transitivity, a=y happened before b=x happened before x=1 happened before y=1 happened before a=y ⇒ Contradiction ★





## Let's try that on my laptop











## Why it still can fail: Memory reordering

**Rule of thumb:** Compiler and hardware allowed to make changes that do not affect the *semantics* of a *sequentially* executed program

```
void f() {
                                         void f() {
                                                                                 void f() {
       x = 1;
                                                x = 1;
                                                                                         x = 1;
                       semantically
                                                                 semantically
                                                z = x+1;
                                                                                         z = 2;
       y = x+1;
                                                                 equivalent?
                       equivalent?
       z = x+1;
                                                y = x+1;
                                                                                         y = 2;
```

In a sequential world!







## Memory reordering: A software view

Modern compilers do not give guarantees that a global ordering of memory accesses is provided:

- Some memory accesses may be even optimized away completely!
- Class question: why?
- Huge potential for optimizations and for errors, when you make the wrong assumptions
  - Dead code elimination
  - Register hoisting
  - Locality optimizations
  - ... many more (beyond this basic class)





## Example: Fail with self-made rendezvous (C / GCC)

```
int x;
void wait() {
 x = 1;
 while(x==1);
void arrive(){
 x = 2;
```









## Example: Fail with self-made rendezvous (C / GCC)

```
int x;
                            Assembly without optimization
                                                               Assembly with optimization
                                    $0x1, x
                            movl
                                                                       $0x1, x
                                                               movl
void wait() {
                            test:
                                                                test:
  x = 1;
                                    x, %eax
                            mov
                                                                       test
                                                                jmp
  while(x==1);
                                    $0x1, %eax
                            cmp
                                                                               jmp: jump always
                            je
                                    test
                                           je: jump (only) if equal,
                                           i.e., if cmp yields true
void arrive(){
                            movl $0x2, x
                                                               movl $0x2, x
  x = 2;
```





## Memory reordering: A hardware view

Modern multiprocessors do not enforce global ordering of all instructions:

- What they actually guarantee varies widely!
- Class question: why?
- For performance!
  - Most processors have a pipelined architecture and can execute (parts of) multiple instructions simultaneously. They can (and will) even reorder instructions internally.
  - Each processor has a local cache, and thus loads/stores to shared memory can become visible to other processors at different times







## Memory hierarhy (one core)



fast, low latency, high cost, low capacity

slow, high latency latency, low cost, high capacity







## Memory hierarhy (many cores)







## A real-life analogy









## **Sharing memory (schematically)**





## **Memory models**

The exact behavior of threads interacting via shared memory usually depends on hardware, runtime system, and programming language.

A memory model (e.g., of a programming language like Java) provides (often minimal) guarantees for the effects of memory operations.

- leaving open optimization possibilities for hardware and compiler
- but including guidelines for writing correct multithreaded programs

Will come back to this later.

合同 (contract)







## **Implications**

We need to learn (a bit) more about Java's Memory Model.

For now, we know that Java gives certain guarantees in the presence of synchronization.





## Fixing our example

```
class C {
  private int x = 0;
  private int y = 0;
  void f() {
    synchronized(this) { x = 1; }
    synchronized(this) { y = 1; }
  void g() {
    int a, b;
    synchronized(this) { a = y; }
    synchronized(this) { b = x; }
    assert(b >= a);
```

- Can use synchronization to avoid data races
- Then, indeed, the assertion cannot fail





## **Another fix**

```
class C {
  private volatile int x = 0;
  private volatile int y = 0;
  void f() {
    x = 1;
    y = 1;
  void g() {
    int a = y;
    int b = x;
    assert(b >= a);
```

- Java has volatile fields: accesses do not count as data races
- Implementation: slower than regular fields, faster than locks
- Really for experts: avoid them; use standard libraries instead
- And why do you need code like this anyway?







## More realistic example of code that is wrong

```
class C {
  boolean stop = false;
  void f() {
    while(!stop) {
      // draw a monster
  void g() {
    stop = didUserQuit();
```

```
Thread 1: f()
```

Thread 2: g()

No guarantee Thread 1 will ever stop.

But honestly it will "likely work in practice"







## What did we learn?

- Compilers and computer architectures will change orders of memory operations
  - Consistent with sequential semantics!
  - May impact parallel execution 🗵
- There are some language constructs that forbid such reordering
  - We saw synchronized and volatile in Java
  - But what do they really mean?
  - Now we need to dig a bit deeper (I'd rather not but have to)
    It's quite complex!
- Memory models



# WHY DO WE NEED A MEMORY MODEL? ...to give everyone a headache?





## Why (architectural) memory models? For real ...

- You expect instructions to be executed in program order?
- But your compiler, your CPU, and your DRAM reorder! For better performance.
- What will be reordered depends on hardware, e.g., AMD86 is different than ARM.
  - In single threaded programs this does not cause problems.
- But let's see a shared-memory multithreading example using x86



Memory ordering in some architectures [7][8]

| Туре                                  | Alpha | ARMv7 | PA-RISC | POWER | SPARC |     |     | x86 |                        | AMD64   | IA-64 | z/Architecture  |
|---------------------------------------|-------|-------|---------|-------|-------|-----|-----|-----|------------------------|---------|-------|-----------------|
|                                       |       |       |         |       | RMO   | PSO | TSO |     | oostore <sup>[a]</sup> | AIVID64 | IA-04 | ZIAICIIILECLUIE |
| Loads reordered after loads           | Υ     | Υ     | Υ       | Υ     | Υ     |     |     |     | Υ                      |         | Υ     |                 |
| Loads reordered after stores          | Υ     | Υ     | Υ       | Υ     | Υ     |     |     |     | Υ                      |         | Υ     |                 |
| Stores reordered after stores         | Υ     | Υ     | Υ       | Υ     | Υ     | Υ   |     |     | Υ                      |         | Υ     |                 |
| Stores reordered after loads          | Υ     | Υ     | Υ       | Υ     | Υ     | Υ   | Υ   | Υ   | Υ                      | Υ       | Υ     | Υ               |
| Atomic reordered with loads           | Υ     | Υ     |         | Υ     | Υ     |     |     |     |                        |         | Υ     |                 |
| Atomic reordered with stores          | Υ     | Υ     |         | Υ     | Υ     | Υ   |     |     |                        |         | Υ     |                 |
| Dependent loads reordered             | Υ     |       |         |       |       |     |     |     |                        |         |       |                 |
| Incoherent instruction cache pipeline | Υ     | Υ     |         | Υ     | Υ     | Υ   | Υ   | Υ   | Υ                      |         | Υ     |                 |







## Why memory models, x86 example



## **Answer:**



## Java Memory Model (JMM): Necessary basics

History ...

## Java memory model

From Wikipedia, the free encyclopedia

The Java memory model describes how threads in the Java programming language interact through memory. Together with the description of single-threaded execution of code, the memory model provides the semantics of the Java programming language.

The original Java memory model, developed in 1995, was widely perceived as broken, preventing many runtime optimizations and not providing strong enough guarantees for code safety. It was updated through the Java Community Process, as Java Specification Request 133 (JSR-133), which took effect in 2004, for Tiger (Java 5.0). [1][2]

(To appear in Concurrency: Practice and Experience)

1995

The Java Memory Model is Fatally Flawed

William Pugh Dept. of Computer Science Univ. of Maryland, College Park pugh@cs.umd.edu

### **FEATURE**

## Fixing the Java memory model













## The Java Memory Model

2005

Jeremy Manson and William Pugh Department of Computer Science University of Maryland, College Park College Park, MD {imanson, pugh}@cs.umd.edu

Sarita V. Adve Department of Computer Science University of Illinois at Urbana-Champaign Urbana-Champaign, IL sadve@cs.uiuc.edu

## Close Encounters of The Java Memory Model Kind

You Don't Get The Java Memory Model, Do You? But It Means Something. Something Important.



Is Java Memory Model still in use?





So, is JMM still useful for modern Java?



Not really.



So, is JMM still valid for modern Java?

Yes, is still valid

2016







## Java Memory Model (JMM): Necessary basics

- JMM restricts allowable outcomes of programs
  - You saw that if we don't have these operations (volatile, synchronized etc.) outcome can be "arbitrary" (not quite correct, say unexpected ③)
- JMM defines Actions: read(x):1 "read variable x, the value read is 1"
- Executions combine actions with ordering:
  - Program Order
  - Synchronizes-with
  - Synchronization Order
  - Happens-before



## JMM: Program Order (PO)

- Program order is a total order of intra-thread actions
  - Program statements are NOT a total order across threads!
- Program order does not provide an ordering guarantee for memory accesses!
  - The only reason it exists is to provide the link between possible executions and the original program.
- Intra-thread consistency: Per thread, the PO order is consistent with the threads isolated execution

```
if (x == 2) { read(x):2 po
  y = 1;
  write(y,1)
} else {
  z = 1;
  po
}
r1 = y;
  read(y):1
```







## JMM: Synchronization Actions (SA) and Synchronization Order (SO)

## Synchronization actions are:

- Read/write of a volatile variable
- Lock monitor, unlock monitor
- First/last action of a thread (synthetic)
- Actions which start a thread
- Actions which determine if a thread has terminated

## Synchronization Actions form the Synchronization Order (SO)

- SO is a total order
- All threads see SA in the same order.
- SA within a thread are in PO
- SO is consistent: all reads in SO see the last writes in SO

Exercise: List all outcomes (r1,r2) allowed by the JMM.







## JMM: Synchronizes-With (SW) / Happens-Before (HB) orders

- SW only pairs the specific actions which "see" each other
- A volatile write to x synchronizes with subsequent read of x (subsequent in SO)
- The transitive closure of PO and SW forms HB
- HB consistency: When reading a variable, we see either the last write (in HB) or any other unordered write.
  - This means races are allowed!





## **Example**

Case 1: HB consistent, observe the latest write in  $\stackrel{\rm hb}{\longrightarrow}$  (r1,r2)=(1,1)

int x; volatile int g;

Case 3: HB consistent (!), reading via race! (r1, r2) = (0, 1)

Case 2: HB consistent, observe the default value (r1, r2) = (0, 0)

Case 4: HB inconsistent, execution can be thrown away



## Behind Locks Implementation of Mutual Exclusion



## **Assumptions**

In the following we assume

Will make «atomic» more precise today.

- 1) atomic reads and writes of variables of primitive type
- 2) no reordering of read and write sequences (! not true in practice ! here for simplicity !)
- 3) threads calling lock (enter a critical section) will eventually call (and complete) unlock

Otherwise we assume a multithreaded environment where processes can arbitrarily interleave. We make no assumptions for progress in non-critical section!







## **Critical sections**

Pieces of code with the following conditions

- 1. Mutual exclusion: statements from critical sections of two or more processes must not be interleaved
- 2. Freedom from deadlock: if some processes are trying to enter a critical section then one of them must eventually succeed
- 3. Freedom from starvation: if *any* process tries to enter its critical section, then that process must eventually succeed







## **Critical section problem**

## global (shared) variables

**Process P** 

local variables

loop

non-critical section

preprotocol

critical section

postprotocol

**Process Q** 

local variables

loop

non-critical section

preprotocol

critical section

postprotocol

single-core machine.
How?

Easy to implement on a







## Easy to implement on a single core system ...

## global (shared) variables

**Process P** local variables loop non-critical section **Switch off IRQs** critical section **Switch on IRQs** 

Process Q
local variables
loop
non-critical section
Switch off IRQs
critical section
Switch on IRQs



## Mutual exclusion for 2 processes -- 1st Try

volatile boolean wantp=false, wantq=false

```
Process P
local variables
loop
p1
       non-critical section
p2
       while(wantq);
p3
       wantp = true
p4
       critical section
p5
       wantp = false
```

```
Process Q
                  Do you see the problem?
local variables
loop
        non-critical section
q1
q2
        while(wantp);
q3
        wantq = true
q4
        critical section
q5
       wantq = false
```



# State space diagram [p, q, wantp, wantq]

1 non-critical section 2 while(wantp) 3 wantp = true 4 critical section 5 wantp = false while(wantq) wantq = true wantq = false



no mutual exclusion!



### Observation: state space diagram too large

volatile bool

**Process P** 

local variables

loop

p1 non-critical section

p2 while(wantq);

p3 wantp = true

p4 critical section

p5 wantp = false

Only of interest: state transitions of the protocol.

p1/q1 is identical to p2/q2 – call state 2 p4/q4 is identical to p5/q5 – call state 5

Then forbidden: both processes in state 5

Jop

q1 non-critical section

q2 while(wantp);

q3 wantq = true

q4 critical section

q5 wantq = false



# Reduced state space diagram [p, q, wantp, wantq] – only states 2, 3, and 5

1 non-critical section 2

```
await wantq == false 3 wantp = true 4 critical section
await wantp == false
```

wantq = true

wantp = false wantq = false

#### All of interest covered:



no mutual exclusion!







## **Mutual exclusion for 2 processes -- 2nd Try**

#### volatile boolean wantp=false, wantq=false

| Process P       |                      |  |
|-----------------|----------------------|--|
| local variables |                      |  |
| loop            |                      |  |
| p1              | non-critical section |  |
| p2              | wantp = true         |  |
| р3              | while(wantq);        |  |
| p4              | critical section     |  |
| <b>p5</b>       | wantp = false        |  |
|                 |                      |  |
|                 |                      |  |

```
Process Q
                    Do you see the problem?
local variables
loop
q1
        non-critical section
q2
        wantq = true
q3
        while(wantp):
q4
        critical section
q5
        wantq = false
```





# State space diagram [p, q, wantp, wantq]

1 non-critical section 2 wantp = true 3 while(wantp) 4 critical section 5 wantp = false wantq = true while(wantq) wantq = false



deadlock!







## Mutual exclusion for 2 processes -- 3rd Try

```
volatile int turn = 1;
```

```
Process P
local variables
loop
         non-critical section
p1
         while(turn != 1);
p2
         critical section
p3
p4
         turn = 2
```

```
Process Q
                    Do you see the problem?
local variables
loop
         non-critical section
q1
        while(turn != 2);
q2
        critical section
q3
q4
        turn = 1
```



# State space diagram [p, q, turn]



We have not made any assumptions about progress outside of the CS...

starvation!



## A combination of the tries 2 and 3: Decker's Algorithm

volatile boolean wantp=false, wantq=false, integer turn= 1

```
Process P
                                          only when q
loop
                                          tries to get
     non-critical section
                                          lock
     wantp = true
                                          and q has
     while (wantq) {
                                          preference
           if (turn == 2) {
                                          let q proceed
                wantp = false;
                while(turn!=1);
                                          and wait
                wantp = true; }}
                                          and try again
     critical section
     turn = 2
     wantp = false
```

```
Process Q
loop
     non-critical section
     wantq = true
     while (wantp) {
          if (turn == 1) {
                wantq = false
                while(turn != 2);
                wantq = true; }}
     critical section
     turn = 1
     wantq = false
```







#### More concise than Decker: Peterson Lock

let P=1, Q=2; volatile boolean array flag[1..2] = [false, false]; volatile integer victim = 1

```
Process P (1)
loop
                                  Iam
   non-critical section
                                  interested
                                   but you go
   flag[P] = true
                                   first
   victim = P
   while(flag[Q] && victim == P);
   critical section
   flag[P] = false
                                      And you go first
                     We both are
                     interested
```

```
Process Q (2)
loop
  non-critical section
  flag[Q] = true
  victim = Q
  while(flag[P] && victim == Q);
   critical section
  flag[Q] = false
```







### We want to prove ...

that the Peterson Lock satisfies mutual exclusion and that it is starvation free

How?

Requires some notation first.







## **Events and precedence**

#### Threads produce a sequence of events

P produces events  $p_0, p_1, ...$ 

**e.g.,** 
$$p_1 = \text{"flag[P]} = \text{true"}$$

j-th occurence of event i in thread P:  $p_i^j$ 

e.g., 
$$p_5^3$$
 = "flag[P] = false" in the third iteration

Precedence relation: we write  $\alpha \rightarrow b$  when a occurs before b.

Note that the precedence relation " $\rightarrow$ " is a total order for events.

programs usually consist of loops, therefore we might need to count occurences



#### **Intervals**

 $(a_0,a_1)$ : interval of events  $a_0$ ,  $a_1$  with  $a_0 \to a_1$  With  $I_A = (a_0,a_1)$  and  $I_B = (b_0,b_1)$  we write  $I_A \to I_B$  if  $a_1 \to b_0$ 



we say " $I_A$  precedes  $I_B$ " and " $I_{B'}$  and  $I_{A'}$  are concurrent"





### **Atomic register**

Register: basic memory object, can be shared or not i.e., in this context register ≠ register of a CPU

Register r: operations r.read() and r.write(v)

#### **Atomic Register:**

- An invocation J of r. read or r. write takes effect at a single point  $\tau(J)$  in time
- $\tau(J)$  always lies between start and end of the operation J
- Two operations J and K on the same register always have a different effect time  $\tau(J) \neq \tau(K)$
- An invocation J of r.read() returns the value v written by the invocation K of r.write(v) with closest preceding effect time  $\tau(K)$

# **Example**









## **Atomic register**

Assumptions for Atomic Registers justify to treat operations on them as events taking place at a single point in time.

Will use this in the following proofs.

Note that even with atomic registers there can still be non-determinism of programs because nothing is said about the order of effect times for concurrent operations.



while  $(flag[Q] \&\& victim == P){}$ 

flag[P] = true

flag[P] = false

victim = P

 $CS_P$ 



# **Proof: Mutual exclusion (Peterson)**

By contradiction: assume concurrent CS<sub>P</sub> and CS<sub>Q</sub> [A]

**Assume without loss of generality:** 

$$W_{Q}(victim=Q) \rightarrow W_{P}(victim=P)$$
 [B]

 $A + C \Rightarrow$  must read false

 $B \Rightarrow must read P [C]$ 

#### From the code:

$$W_p(flag[P]=true) \rightarrow W_p(victim = P) \longrightarrow R_p(flag[Q]) \rightarrow R_p(victim) \rightarrow CS_p$$

"write of P"

$$W_Q(flag[Q]=true) \longrightarrow W_Q(victim = Q) \longrightarrow R_Q(flag[P]) \longrightarrow R_Q(victim) \longrightarrow CS_Q$$

"read of Q"



#### **Proof: Freedom from starvation**

```
flag[P] = true
victim = P
while (flag[Q] && victim == P){}
CSp
flag[P] = false
```

#### By (exhaustive) contradition

Assume without loss of generality that P runs forever in its lock loop, waiting until flag[Q]==false or victim != P.

#### Possibilities for Q:

#### stuck in nonCS

 $\Rightarrow$  flag[Q] = false and P can continue. Contradiction.

#### repeatedly entering and leaving its CS

 $\Rightarrow$  sets victim to Q when entering.

Now victim cannot be changed  $\Rightarrow$  P can continue. Contradiction.

#### stuck in its lock loop waiting until flag[P]==false or victim != Q.

But victim == P and victim == Q cannot hold at the same time. Contradiction.





#### **Peterson in Java**

```
class PetersonLock
       volatile boolean flag[] = new boolean[2];
       volatile int victim;
       public void Acquire(int id)
               flag[id] = true;
               victim = id;
               while (flag[1-id] && victim == id);
       public void Release(int id)
               flag[id] = false;
```

Volatile reference to an array and not an array of volatile variables!

This example may work in practice.

However, for production programs it is recommended to use Java's

AtomicInteger and AtomicIntegerArray.







#### More than two threads

- How to extend Peterson's lock to more than 2 threads?
- Think about it, I will present a solution in tomorrow's lecture.