

THE VECTOR WRITE DELAY CHAIN SYNCHRONIZES THE WRITING OF DATA INTO A VECTOR REGISTER WITH RESULTS FROM A FUNCTIONAL UNIT.

ENTRY POINTS INTO THE DELAY CHAIN ARE DETERMINED BY INSTRUCTION AND RESULT REGISTER DECODE.

| ENTRY POINT | INSTRUCTION               | OPERATION                                                                     |  |  |  |
|-------------|---------------------------|-------------------------------------------------------------------------------|--|--|--|
| V-A         | 166,7                     | RECIPROCAL <u>OR</u> SQUARE<br>ROOT APPROXIMATION                             |  |  |  |
| V-E         | 154-7,<br>170-5           | FLOATING MULTIPLY,<br>SQUARE ROOT/RECIPROCAL<br>ITERATION, OR FLOATING<br>ADD |  |  |  |
| v-ĸ         | 150-3,<br>160-5,<br>176,7 | VECTOR SHIFT, INTERGER<br>SUM, POP/LEADING ZERO<br>COUNT, OR COMPRESS IOTA    |  |  |  |
| V-M         | 74                        | LOCAL MEMORY READ                                                             |  |  |  |
| V-N         | 140-7                     | VECTOR LOGICAL OR VECTOR MASK                                                 |  |  |  |

| 1          |        |         | 20  |       |       |
|------------|--------|---------|-----|-------|-------|
| VCA VCN OI | C BEGI | N VECTO | R 2 | WRITE | (JCO) |