# nRF54L15 | nRF54L10 | nRF54L05 Preliminary Datasheet



## **Contents**

| Pin assignments | <br>3 |
|-----------------|-------|
| <del></del>     | <br>_ |



## 1. Pin assignments

The pin assignment figures and tables describe the pinouts for the product variants of the device.

As a general rule, peripherals must use GPIO pins in their own domain for all peripheral functions when selected in the PSEL register. Dedicated clock pin requirements are listed in Clock pins. In addition, there are some dedicated pin functions that allow pin connections between different power domains.

The block diagram shows which peripheral and port belong together, see Block diagram.

GPIO ports have their own properties. For details, see GPIO — General purpose input/output.

#### **Dedicated pins**

Some pins on the device are dedicated for a specific purpose. GPIO pin routing and configuration is flexible. Some pins have limitations or recommendations for configuration and use.

| Peripheral     | Description                                                                                                                                                                                                                                                         |
|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| UARTE20/<br>21 | Can use any pin on P1. Can connect across power domains to dedicated pins on P2 as described in the notes following this table.                                                                                                                                     |
| SPIM00         | Has dedicated pins on P2. For 32 MHz operation, the pins must be configured using extra high drive E0/E1 configuration in the DRIVEO/1 fields of the PIN_CNF GPIO register.                                                                                         |
| SPIM20/21      | Can use any pins on P1; see Clock pins. Can connect across power domains to dedicated pins on P2 as described in the notes following this table.                                                                                                                    |
| SPIS20/21      | Can use any pins on P1; see Clock pins. Can connect across power domains to dedicated pins on P2 as described in the notes following this table.                                                                                                                    |
| TRACE          | Has dedicated pins that must be configured using extra high drive E0/E1 configuration in the DRIVEO/1 fields of the PIN_CNF GPIO register.                                                                                                                          |
| GRTC           | Has dedicated pins for clock and PWM output.                                                                                                                                                                                                                        |
| TAMPC          | Has dedicated pins for active shield input and output.                                                                                                                                                                                                              |
| FLPR           | Uses dedicated pins on P2 for emulated peripherals such as QSPI.                                                                                                                                                                                                    |
| RADIO          | Uses dedicated pins on P1 for antenna switch control (DFEGPIO for direction finding).                                                                                                                                                                               |
| NFC            | Uses dedicated pins as listed in the pin assignments table for the selected device. These pins are configured as NFC antenna pins from reset. To use the pins for Digital I/O, NFC function must be disabled in the NFCT — Near field communication tag peripheral. |

Table 1. Dedicated pin functions



#### Cross power-domain use

Select P2 pins can be used for some serial interfaces in the peripheral domain — SPIM, SPIS, and UARTE when the device is in Constant Latency sub-power mode. This is not the most power-efficient way of connecting these serial interfaces, but adds flexibility when designing a circuit board. When setting up the peripheral's PSEL register for cross-domain connections, it must be connected only to the corresponding function listed in the pin assignments table for that package. For example, the peripheral's PSEL.SCK register must use the P2 SCK pin from the pin assignment table. The pin assignments table shows which pins can be configured for cross power-domain connections.

For more information about Constant Latency sub-power mode, see Sub-power modes.

#### Clock pins

The device has dedicated clock pins.

Some peripherals have clock signals. Dedicated clock pins have been optimized to ensure correct timing relationship between clock and data signals for these peripherals. See the following table for which peripheral signals must use clock pins. The pin assignment table identifies clock pins.

Clock pins can also be used as regular I/O data pins.

The peripheral data signal must be configured to use pins close to the clock pin. This ensures that the internal paths from the peripheral to the pin have the same delay, so that the data and clock signals reach the pins at the same time.

For high-speed signals, the printed circuit board (PCB) layout must use short PCB traces of identical length. This makes sure any delays are kept to a minimum, with close to identical delay on the clock and data path.

The following table shows which peripheral signals must use clock pins.

| Peripheral | Signal | Clock pin required |
|------------|--------|--------------------|
| SPIM/SPIS  | SDO    |                    |
|            | SDI    |                    |
|            | SCK    | Yes                |
|            | CSN    |                    |
|            | DCX    |                    |
| TWIMTWIS   | SCL    | Yes                |
|            | SDA    |                    |
| PDM        | DIN    |                    |
|            | CLK    | Yes                |
| 12S        | MCK    | Yes                |

Table 2. List of peripheral signals and clock pin requirement



| Peripheral | Signal      | Clock pin required  |
|------------|-------------|---------------------|
|            | LRCK        |                     |
|            | SCK         | Yes                 |
|            | SDIN        |                     |
|            | SDOUT       |                     |
| TRACE      | TRACEDATA[] |                     |
|            | TRACECLK    | Yes (dedicated pin) |
| GRTC       | CLKOUT32K   | Yes (dedicated pin) |
|            | PWMOUT      | Yes (dedicated pin) |
|            | CLKOUTFAST  | Yes (dedicated pin) |

### QFN48 pin assignments

The QFN48 pin assignment figure and table describe the pinouts for this variant of the device.

Pins that can be used as clock signals are shown in as red in the figure. For more information about clock pins, see Clock pins.

Figure 1. QFN48 pin assignments, top view





| Pin | Clock | Name         | Function                          | Description                                           | Dedicated function |
|-----|-------|--------------|-----------------------------------|-------------------------------------------------------|--------------------|
| 1   |       | Pl.00<br>XLI | Digital<br>I/O<br>Analog<br>input | General purpose I/O Connection for 32.768 kHz crystal |                    |

Table 3. QFN48 pin assignments



| Pin | Clock | Name                       | Function                                         | Description                                                                   | Dedicated function |
|-----|-------|----------------------------|--------------------------------------------------|-------------------------------------------------------------------------------|--------------------|
| 2   |       | P1.01<br>XL2               | Digital<br>I/O<br>Analog<br>input                | General purpose I/O Connection for 32.768 kHz crystal                         |                    |
| 3   |       | P1.02<br>NFC1              | Digital<br>I/O<br>NFC<br>input                   | General purpose I/O NFC antenna connection                                    |                    |
| 4   | Yes   | P1.03<br>NFC2              | Digital<br>I/O<br>NFC<br>input                   | General purpose I/O NFC antenna connection                                    |                    |
| 5   | Yes   | P1.04<br>ASO[0]<br>AIN0    | Digital I/O Digital I/O Analog input             | General purpose I/O TAMPC active shield 0 output Analog input                 | TAMPC              |
| 6   |       | P1.05 ASI[0] RADIO[6] AINI | Digital I/O Digital I/O Digital I/O Analog input | General purpose I/O  TAMPC active shield 0 input  RADIO DFEGPIO  Analog input | TAMPC<br>RADIO     |



| Pin | Clock | Name                    | Function                                                    | Description                                                      | Dedicated function                       |
|-----|-------|-------------------------|-------------------------------------------------------------|------------------------------------------------------------------|------------------------------------------|
|     | pin   |                         | Digital                                                     |                                                                  |                                          |
| 7   |       | P1.06<br>ASO[1]<br>AIN2 | I/O Digital I/O Analog input                                | General purpose I/O TAMPC active shield 1 output Analog input    | TAMPC                                    |
| 8   |       | P1.07<br>ASI[1]<br>AIN3 | Digital I/O Digital I/O Analog input                        | General purpose I/O TAMPC active shield 1 input Analog input     | TAMPC                                    |
| 9   | Yes   | Pl.08<br>EXTREF         | Digital I/O Digital I/O Analog input                        | General purpose I/O GRTC CLKOUTFAST External reference for SAADC |                                          |
| 10  |       | VDD                     | Power                                                       | Power supply                                                     |                                          |
| 11  |       | P2.00                   | Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O | General purpose I/O SPIM DCX UARTE RXD FLPR.4 QSPI D3            | SPIM00/20  UARTE00/20  FLPR  FLPR (QSPI) |



| Pin | Clock | Name  | Function                                                                                        | Description                                                                             | Dedicated function                                    |
|-----|-------|-------|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------|
|     |       |       | Digital<br>I/O                                                                                  |                                                                                         |                                                       |
| 12  | Yes   | P2.01 | Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O                         | General purpose I/O SPIM SCK SPIS SCK FLPR.0 QSPI SCK                                   | SPIM00/20 SPIS00/20 FLPR FLPR (QSPI                   |
| 13  |       | P2.02 | Digital I/O | General purpose I/O SPIM SDO SPIS SDO UARTE TXD FLPR.I QSPI D0 Serial wire output (SWO) | SPIM00/20 SPIS00/20 UARTE00/20 FLPR FLPR (QSPI) Trace |
| 14  |       | P2.03 | Digital<br>I/O                                                                                  | General purpose I/O FLPR.3                                                              | FLPR                                                  |



|     | Clock |       |                                                                                     |                                                                |                                                 |
|-----|-------|-------|-------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------|
| Pin | pin   | Name  | Function                                                                            | Description                                                    | Dedicated function                              |
|     |       |       | Digital<br>I/O<br>Digital<br>I/O                                                    | QSPI D2                                                        | FLPR (QSPI)                                     |
| 15  |       | P2.04 | Digital I/O | General purpose I/O SPIM SDI SPIS SDI UARTE CTS FLPR.2 QSPI DI | SPIM00/20 SPIS00/20 UARTE00/20 FLPR FLPR (QSPI) |
| 16  |       | P2.05 | Digital I/O | General purpose I/O SPIM CS SPIS CS UARTE RTS FLPR.5 QSPI CS   | SPIM00/20 SPIS00/20 UARTE00/20 FLPR FLPR (QSPI) |



| Pin | Clock | Name                     | Fetia                                                                               | Description                                                                       | Dadiente d'Euretieu                   |
|-----|-------|--------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------|
| Pin | pin   | Name                     | Function                                                                            | Description                                                                       | Dedicated function                    |
| 17  | Yes   | P2.06                    | Digital I/O Digital I/O Digital                                                     | General purpose I/O FLPR.6 SPIM SCK                                               | FLPR<br>SPIM00/21                     |
|     | 103   | TRACECLK                 | I/O Digital I/O Digital I/O                                                         | SPIS SCK  Trace clock                                                             | SPIS00/21 Trace                       |
| 18  |       | P2.07  TRACEDATA[0]  SWO | Digital I/O | General purpose I/O FLPR.7 Trace data Serial wire output (SWO) SPIM DCX UARTE RXD | FLPR Trace Trace SPIM00/21 UARTE00/21 |
| 19  |       | P2.08 TRACEDATA[1]       | Digital I/O Digital I/O Digital I/O Digital                                         | General purpose I/O FLPR.8 Trace data SPIM SDO SPIS SDO                           | FLPR Trace SPIM00/21 SPIS00/21        |



| Pin | Clock | Name               | Function                                                                            | Description                                                       | Dedicated function                        |
|-----|-------|--------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------|
|     |       |                    | I/O Digital I/O Digital I/O Digital I/O                                             | UARTE TXD                                                         | UARTE00/21                                |
| 20  |       | P2.09 TRACEDATA[2] | Digital I/O | General purpose I/O FLPR.9 Trace data SPIM SDI SPIS SDI UARTE CTS | FLPR Trace SPIM00/21 SPIS00/21 UARTE00/21 |
| 21  |       | P2.I0 TRACEDATA[3] | Digital I/O | General purpose I/O FLPR.10 Trace data SPIM CS SPIS CS UARTE RTS  | FLPR Trace SPIM00/21 SPIS00/21 UARTE00/21 |



| Pin | Clock | Name   | Function                         | Description                                                                | Dedicated function                                                          |
|-----|-------|--------|----------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| 22  |       | VDD    | Power                            | Power supply                                                               |                                                                             |
| 23  |       | P0.00  | Digital<br>I/O                   | General purpose I/O                                                        |                                                                             |
| 24  |       | P0.01  | Digital<br>I/O                   | General purpose I/O                                                        |                                                                             |
| 25  |       | SWDIO  | Debug                            | Serial wire data. Bidirectional with standard-drive and on-chip pull-down. |                                                                             |
| 26  |       | SWDCLK | Debug                            | Serial wire clock. Input with on-chip pull-<br>up.                         |                                                                             |
| 27  |       | P0.02  | Digital<br>I/O                   | General purpose I/O                                                        |                                                                             |
| 28  | Yes   | P0.03  | Digital<br>I/O<br>Digital<br>I/O | General purpose I/O GRTC PWM                                               | GRTC                                                                        |
| 29  | Yes   | P0.04  | Digital<br>I/O<br>Digital<br>I/O | General purpose I/O GRTC CLKOUT32K                                         | GRTC                                                                        |
| 30  |       | nRESET | Reset                            | Pin reset with on-chip pull-up                                             |                                                                             |
| 31  |       | ANT    | RF                               | Single ended radio antenna connection                                      | See Reference circuitry for guidelines on how to ensure good RF performance |



| Pin | Clock | Name                        | Function                                    | Description                                                      | Dedicated function                                  |
|-----|-------|-----------------------------|---------------------------------------------|------------------------------------------------------------------|-----------------------------------------------------|
| 32  |       | VSS_PA                      | Power                                       | Ground (radio supply)                                            |                                                     |
| 33  |       | DECRF                       | Power                                       | 0.9 V regulator supply decoupling                                | Must be connected to DECA. See Reference circuitry. |
| 34  |       | XCI                         | Analog<br>input                             | Connection for 32 MHz crystal                                    |                                                     |
| 35  |       | XC2                         | Analog<br>input                             | Connection for 32 MHz crystal                                    |                                                     |
| 36  |       | VDD                         | Power                                       | Power supply                                                     |                                                     |
| 37  |       | P1.09<br>ASO[2]<br>RADIO[0] | Digital I/O Digital I/O Digital I/O Digital | General purpose I/O  TAMPC active shield 2 output  RADIO DFEGPIO | TAMPC<br>RADIO                                      |
| 38  |       | P1.10<br>ASI[2]<br>RADIO[1] | Digital I/O Digital I/O Digital I/O         | General purpose I/O TAMPC active shield 2 input RADIO DFEGPIO    | TAMPC<br>RADIO                                      |
| 39  | Yes   | PI.II<br>ASO[3]<br>RADIO[2] | Digital<br>I/O<br>Digital<br>I/O            | General purpose I/O  TAMPC active shield 3 output  RADIO DFEGPIO | TAMPC<br>RADIO                                      |



| Pin | Clock | Name                          | Function                                         | Description                                                                   | Dedicated function         |
|-----|-------|-------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------|----------------------------|
|     |       | AIN4                          | Digital<br>I/O<br>Analog<br>input                | Analog input                                                                  |                            |
| 40  | Yes   | P1.12  ASI[3]  RADIO[3]  AIN5 | Digital I/O Digital I/O Digital I/O Analog input | General purpose I/O  TAMPC active shield 3 input  RADIO DFEGPIO  Analog input | TAMPC<br>RADIO             |
| 41  |       | P1.13<br>RADIO[4]<br>AIN6     | Digital I/O Digital I/O Analog input             | General purpose I/O RADIO DFEGPIO Analog input                                | RADIO                      |
| 42  |       | P1.14<br>RADIO[5]<br>AIN7     | Digital I/O Digital I/O Analog input             | General purpose I/O RADIO DFEGPIO Analog input                                | RADIO                      |
| 43  |       | DECA                          | Power                                            | 0.9 V regulator supply decoupling                                             | Must be connected to DECRF |
| 44  |       | VSS                           | Power                                            | Ground                                                                        |                            |



| Pin | Clock | Name | Function | Description                       | Dedicated function |
|-----|-------|------|----------|-----------------------------------|--------------------|
| 45  |       | DECD | Power    | 0.9 V regulator supply decoupling |                    |
| 46  |       | DCC  | Power    | DC/DC regulator output            |                    |
| 47  |       | VDD  | Power    | Power supply                      |                    |
| 48  |       | VDD  | Power    | Power supply                      |                    |
| 49  |       | VSS  | Power    | Ground pad (die pad)              |                    |

For the device to function properly, the exposed die pad (pin 49) must be connected to ground (VSS, pins 32 and 44).

#### WLCSP300 pin assignments

The WLCSP300 pin assignment figure and table describe the pinouts for this variant of the device.

Pins that can be used as clock signals are shown in as red in the figure. For more information about clock pins, see Clock pins.

Figure 2. WLCSP300 pin assignments, top view



| Piı | Clock | Name | Function        | Description                   | Dedicated function |
|-----|-------|------|-----------------|-------------------------------|--------------------|
| Al  |       | XCI  | Analog<br>input | Connection for 32 MHz crystal |                    |

Table 4. WLCSP300 pin assignments



| Pin | Clock | Name                          | Function                                         | Description                                                                   | Dedicated function                                  |
|-----|-------|-------------------------------|--------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------|
| A2  |       | XC2                           | Analog<br>input                                  | Connection for 32 MHz crystal                                                 |                                                     |
| А3  | Yes   | P1.12  ASI[3]  RADIO[3]  AIN5 | Digital I/O Digital I/O Digital I/O Analog input | General purpose I/O  TAMPC active shield 3 input  RADIO DFEGPIO  Analog input | TAMPC<br>RADIO                                      |
| A4  |       | DECA                          | Power                                            | 0.9 V regulator supply decoupling                                             | Must be connected to DECRF                          |
| A5  |       | DECD                          | Power                                            | 0.9 V regulator supply decoupling                                             |                                                     |
| A6  |       | VSS                           | Power                                            | Ground                                                                        |                                                     |
| A7  |       | DCC                           | Power                                            | DC/DC regulator output                                                        |                                                     |
| Ві  |       | DECRF                         | Power                                            | 0.9 V regulator supply decoupling                                             | Must be connected to DECA. See Reference circuitry. |
| В3  |       | P1.09<br>ASO[2]<br>RADIO[0]   | Digital I/O Digital I/O Digital I/O              | General purpose I/O TAMPC active shield 2 output RADIO DFEGPIO                | TAMPC<br>RADIO                                      |



| Pin | Clock | Name                      | Function                             | Description                                                   | Dedicated function |
|-----|-------|---------------------------|--------------------------------------|---------------------------------------------------------------|--------------------|
| B4  |       | P1.13<br>RADIO[4]<br>AIN6 | Digital I/O Digital I/O Analog input | General purpose I/O RADIO DFEGPIO Analog input                | RADIO              |
| B5  |       | P1.14<br>RADIO[5]<br>AIN7 | Digital I/O Digital I/O Analog input | General purpose I/O RADIO DFEGPIO Analog input                | RADIO              |
| В6  |       | P1.15                     | Digital<br>I/O                       | General purpose I/O                                           |                    |
| B7  |       | VDD                       | Power                                | Power supply                                                  |                    |
| C2  |       | VSS_PA                    | Power                                | Ground (radio supply)                                         |                    |
| C3  |       | P1.10  ASI[2]  RADIO[1]   | Digital I/O Digital I/O Digital I/O  | General purpose I/O TAMPC active shield 2 input RADIO DFEGPIO | TAMPC<br>RADIO     |
| C4  | Yes   | P1.11<br>ASO[3]           | Digital<br>I/O<br>Digital            | General purpose I/O TAMPC active shield 3 output              | TAMPC              |



| Pin | Clock | Name             | Function                          | Description                                            | Dedicated function                                                          |
|-----|-------|------------------|-----------------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------|
|     |       | RADIO[2]<br>AIN4 | I/O Digital I/O Analog input      | RADIO DFEGPIO Analog input                             | RADIO                                                                       |
| C5  |       | P1.00<br>XLI     | Digital<br>I/O<br>Analog<br>input | General purpose I/O  Connection for 32.768 kHz crystal |                                                                             |
| C6  |       | P1.01<br>XL2     | Digital<br>I/O<br>Analog<br>input | General purpose I/O  Connection for 32.768 kHz crystal |                                                                             |
| C7  |       | P1.02<br>NFC1    | Digital<br>I/O<br>NFC<br>input    | General purpose I/O NFC antenna connection             |                                                                             |
| DI  |       | ANT              | RF                                | Single ended radio antenna connection                  | See Reference circuitry for guidelines on how to ensure good RF performance |
| D2  |       | nRESET           | Reset                             | Pin reset with on-chip pull-up                         |                                                                             |
| D3  | Yes   | P0.04            | Digital<br>I/O<br>Digital<br>I/O  | General purpose I/O GRTC CLKOUT32K                     | GRTC                                                                        |



| Pin | Clock | Name                    | Function                                                                            | Description                                                       | Dedicated function                        |
|-----|-------|-------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------------------------------------------|
| D4  |       | P2.08 TRACEDATA[1]      | Digital I/O | General purpose I/O FLPR.8 Trace data SPIM SDO SPIS SDO UARTE TXD | FLPR Trace SPIM00/21 SPIS00/21 UARTE00/21 |
| D5  | Yes   | P1.03<br>NFC2           | Digital<br>I/O<br>NFC<br>input                                                      | General purpose I/O NFC antenna connection                        |                                           |
| D6  | Yes   | P1.04<br>ASO[0]<br>AIN0 | Digital I/O Digital I/O Analog input                                                | General purpose I/O TAMPC active shield 0 output Analog input     | TAMPC                                     |
| D7  |       | P1.06<br>ASO[1]<br>AIN2 | Digital I/O Digital I/O Analog input                                                | General purpose I/O TAMPC active shield 1 output Analog input     | TAMPC                                     |



| Pin | Clock | Name                     | Function                                                                            | Description                                                                       | Dedicated function                    |
|-----|-------|--------------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------|
| El  | Yes   | P0.03                    | Digital<br>I/O<br>Digital<br>I/O                                                    | General purpose I/O GRTC PWM                                                      | GRTC                                  |
| E2  |       | P0.02                    | Digital<br>I/O                                                                      | General purpose I/O                                                               |                                       |
| E3  |       | SWDCLK                   | Debug                                                                               | Serial wire clock. Input with on-chip pull-<br>up.                                |                                       |
| E4  |       | P2.07  TRACEDATA[0]  SWO | Digital I/O | General purpose I/O FLPR.7 Trace data Serial wire output (SWO) SPIM DCX UARTE RXD | FLPR Trace Trace SPIM00/21 UARTE00/21 |
| E5  |       | P2.03                    | Digital I/O Digital I/O Digital I/O                                                 | General purpose I/O FLPR.3 QSPI D2                                                | FLPR FLPR (QSPI)                      |



| D'  | Clock | News                          | F U                                                                 | Description                                                                   | Dedicated Constitut                       |
|-----|-------|-------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------|
| Pin | pin   | Name                          | Function                                                            | Description                                                                   | Dedicated function                        |
| E6  |       | P1.05  ASI[0]  RADIO[6]  AINI | Digital I/O Digital I/O Digital I/O Analog input                    | General purpose I/O  TAMPC active shield 0 input  RADIO DFEGPIO  Analog input | TAMPC<br>RADIO                            |
| E7  |       | P1.07<br>ASI[1]<br>AIN3       | Digital I/O Digital I/O Analog input                                | General purpose I/O TAMPC active shield 1 input Analog input                  | TAMPC                                     |
| FI  |       | P0.01                         | Digital<br>I/O                                                      | General purpose I/O                                                           |                                           |
| F2  |       | SWDIO                         | Debug                                                               | Serial wire data. Bidirectional with standard-drive and on-chip pull-down.    |                                           |
| F3  |       | P2.09 TRACEDATA[2]            | Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O Digital | General purpose I/O FLPR.9 Trace data SPIM SDI SPIS SDI UARTE CTS             | FLPR Trace SPIM00/21 SPIS00/21 UARTE00/21 |



| Pin | Clock | Name           | Function                                                                            | Description                                                    | Dedicated function                              |
|-----|-------|----------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------|
| Pin | pin   | Name           | Function                                                                            | Description                                                    | Dedicated function                              |
|     |       |                | I/O<br>Digital<br>I/O                                                               |                                                                |                                                 |
| F4  | Yes   | P2.06 TRACECLK | Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O             | General purpose I/O FLPR.6 SPIM SCK SPIS SCK Trace clock       | FLPR SPIM00/21 SPIS00/21 Trace                  |
| F5  |       | P2.04          | Digital I/O | General purpose I/O SPIM SDI SPIS SDI UARTE CTS FLPR.2 QSPI DI | SPIM00/20 SPIS00/20 UARTE00/20 FLPR FLPR (QSPI) |
| F6  |       | P2.02          | Digital<br>I/O<br>Digital                                                           | General purpose I/O SPIM SDO                                   | SPIM00/20                                       |



|     | Clock |                    |                                                                         |                                                                  |                                                 |
|-----|-------|--------------------|-------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------|
| Pin | pin   | Name               | Function                                                                | Description                                                      | Dedicated function                              |
|     |       |                    | I/O Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O Digital | SPIS SDO  UARTE TXD  FLPR.I  QSPI D0  Serial wire output (SWO)   | SPIS00/20  UARTE00/20  FLPR  FLPR (QSPI)  Trace |
| F7  | Yes   | P1.08 EXTREF       | Digital I/O Digital I/O Analog input                                    | General purpose I/O GRTC CLKOUTFAST External reference for SAADC |                                                 |
| GI  |       | P0.00              | Digital<br>I/O                                                          | General purpose I/O                                              |                                                 |
| G2  |       | P2.10 TRACEDATA[3] | Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O Digital     | General purpose I/O FLPR.10 Trace data SPIM CS SPIS CS UARTE RTS | FLPR Trace SPIM00/21 SPIS00/21 UARTE00/21       |



|     | Clock |       |                                                                                     |                                                              |                                                 |
|-----|-------|-------|-------------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------|
| Pin | pin   | Name  | Function                                                                            | Description                                                  | Dedicated function                              |
|     |       |       | I/O<br>Digital<br>I/O                                                               |                                                              |                                                 |
| G3  |       | VDD   | Power                                                                               | Power supply                                                 |                                                 |
| G4  |       | VSS   | Power                                                                               | Ground                                                       |                                                 |
| G5  |       | P2.05 | Digital I/O | General purpose I/O SPIM CS SPIS CS UARTE RTS FLPR.5 QSPI CS | SPIM00/20 SPIS00/20 UARTE00/20 FLPR FLPR (QSPI) |
| G6  |       | P2.00 | Digital I/O Digital I/O Digital I/O Digital I/O Digital Digital                     | General purpose I/O SPIM DCX UARTE RXD FLPR.4 QSPI D3        | SPIM00/20  UARTE00/20  FLPR  FLPR (QSPI)        |



| Pin | Clock | Name  | Function                                                                | Description                                           | Dedicated function                  |
|-----|-------|-------|-------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------|
|     |       |       | I/O                                                                     |                                                       |                                     |
| G7  | Yes   | P2.01 | Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O Digital I/O | General purpose I/O SPIM SCK SPIS SCK FLPR.0 QSPI SCK | SPIM00/20 SPIS00/20 FLPR FLPR (QSPI |

For the device to function properly, the exposed die pad (pin 49) must be connected to ground (VSS, pins 32 and 44).

