- total 104 pts = maximum 100 pts + 4 bonus pts
- Extension limit = { png , jpg , heic , zip , pdf }
- ▲ You must hand your answer in at the board before due time (2022-05-09 11:00 AM KST).

The problems start from the next page.

## Name



## **Student ID**

20210114 8 digits

1. A latch can be constructed from two NAND gates connected as follows:



- (a) What restriction must be placed on A and B so that P will always equal to Q'? (4pts)
- (b) Derive the characteristic equation for the latch. (8pts)
- (c) Complete the following timing diagram assuming no processing delay. (6pts)



- (A) ALT Bot 모두 0이면 안된다. 이들 식으로 표현하면 [A+B=1]이다.
- (b) Q+-<Table>

$$Q^{+} = A' + QB \quad (A+B=1)$$

(C) 위 2장에 압표시

2. The D latch of figure below is constructed with four (NAND gates and an invertent Consider the following three other ways for obtaining a D latch. In each case, draw the logic diagram and verify the circuit operation. (24pts = 8pts each)



(a) Logic diagram

(b) Function table

- (a) Use NOR gates for the SR latch part and AND gates for the other two. An inverter may be needed.
- (b) Use NOR gates for all four gates. Inverters may be needed.
- (c) Use four NAND gates only (without an inverter). This can be done by connecting the output of the upper gate in figure above (the gate that goes to the SR latch) to the input of the lower gate (instead of the inverter output).







3. Construct a JK flip-flop using a <u>D</u> flip-flop, <u>a two-to-one-line multiplexer</u>, an<u>d an</u> inverter. (8pts)

Q'J+QK'의 formole, J와 k'에 Q와 Q'이 항해었으로 Mux로 건가능 Q가 selection의 治을 하며 J와 K'중화식을 outputon 보써도록 참.



4. Show that the characteristic equation for the output of a *T* flip-flop is (6pts)

$$Q(t+1) = TQ' + T'Q$$



| 5. | The content of a four-bit register is initially the 4-bit word 1010. The register is shifted (ix |
|----|--------------------------------------------------------------------------------------------------|
|    | times to the right with the serial input being 1011001. What is the content of the register      |
|    | after each shift? (8pts)                                                                         |

|         | 1 | 0       | /            | 0 |
|---------|---|---------|--------------|---|
|         |   | 1011001 | serīal īnput |   |
| shift 1 | / | /       | 0            | / |
| shift 2 | D | ſ       | /            | 0 |
| shift 3 | 0 | 0       | /            | / |
| shiff 4 | / | 0       | 0            | / |
| shiff 5 | / | /       | 0            | Ó |
| shift 6 | 0 | /       | 1            | O |

6. Draw the logic diagram of a four-bit register with four D flip-flops and four  $4 \times 1$  multiplexers with mode selection inputs  $s_1$  and  $s_0$ . The register operates according to the following function table. (8pts)

| $s_1$ | $s_0$ | Register Operation                               |
|-------|-------|--------------------------------------------------|
| 0     | 0     | No change                                        |
| 1     | 0     | Complement the four outputs                      |
| 0     | 1     | Clear register to 0 (synchronous with the clock) |
| 1     | 1     | Load parallel data                               |



$$*I_3, I_2, I, I_0 \Rightarrow parallel inputs$$

- 7. A binary ripple counter uses flip-flops that trigger on the negative-edge of the clock. What connections will you use to design: (8pts = 4pts each)
  - (a) A count up binary ripple counter; and
  - (b) A count down binary ripple counter?



- (a) up-counter: AzA,Ao
- (b) down-counter: B2B1B0

- 8. How many flip-flops will be complemented in a 12-bit binary ripple counter to reach the next count after the following counts? (12pts = 4pts each)
  - (a) 110011011011
  - (b) 000000111111
  - (c) 1110/11111111
- 8 기계의 6개가 변하고, 기계의 AlipAlop이 complement 된다 (6)
- (C) 1/1<u>011111111 → 1/11100000000</u> 23 47423. 書9か2 67か 哲弘之, 9か2 千ipflop이 complement をひ

## 9. Using *JK* flip-flops:

- (a) Design a counter with the following repeated binary sequence: 0, 1, 2/3, 4, 5, 6. (8pts)
- (b) Draw the logic diagram of the counter. (4pts)



## **End of the Homework #5**

CSED273S2022\_hw5: page 10