### **Last Class**

- 1, Two ways to define shared memory
- 2, Common Cuda Programming Strategy
- 3, Memory Access Efficiency, CGMA

## Two ways to Define Shared Mem

Two ways of defining shared memory

```
Dynamic (second kind)
```

```
// when the size of the array isn't known at compile time...
     __global__ void adj_diff(int *result, int *input)
      // use extern to indicate a shared array will be
      // allocated dynamically at kernel launch time
      extern shared int s data[]; // This has to be one dimensional. If you use 2D tile, you have to
                                    // flatten the 2D tile into 1D shared memory.
// pass the size of the per-block array, in bytes, as the third
// argument to the triple chevrons,
// used with deviceQuery functions.
```

adj diff<<<num blocks, block size, block size \* sizeof(int)>>>(r,i);

# Today

- 1, Strategy to reduce global memory traffic
- 2, Tiled Matrix-matrix multiplication kernel
- 3, Analyzing how much global memory access is reduced for the new kernel?

#### **Small Shared Mem**

- Global Memory is big, but very slow.
- Shared memory is 100X faster, but small.
- Strategy to use Shared Memory
  - Partition data into tile
  - Each tile can fit into shared memory.
  - Tiles should be independent to each other when they are being processed.
  - Reduce Global Memory Traffic

### Strategy to Reduce Global Mem Traffic



#### FIGURE 5.5

A small example of matrix multiplication. For brevity, We show  $d_M = [y^*Width + x]$ ,  $d_N[y^*Width + x]$ ,  $d_P[y^*Width + x]$  as  $M_{y,x}$ ,  $N_{y,x}$ ,  $P_{y,x}$ , respectively.

### Strategy to Reduce Global Mem Traffic



URE 5.6

bal memory accesses performed by threads in block<sub>0,0</sub>.

## Tiled Matrix-Matrix Multiplication



#### FIGURE 5.10

Tiling M and N matrices to utilize shared memory.

## Tiled Matrix-Matrix Multiplication

| thread <sub>0,0</sub> | Phase 1                                     |                                                    |                                                                                                                | Phase 2                                            |                                             |                                                                                                                |
|-----------------------|---------------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------|
|                       | M <sub>0,0</sub><br>↓<br>Mds <sub>0,0</sub> | <b>N</b> <sub>0,0</sub><br>↓<br>Nds <sub>0,0</sub> | PValue <sub>0,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>0,1</sub> *Nds <sub>1,0</sub> | <b>M<sub>0,2</sub></b><br>↓<br>Mds <sub>0,0</sub>  | N <sub>2,0</sub><br>↓<br>Nds <sub>0,0</sub> | PValue <sub>0,0</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>0,1</sub> *Nds <sub>1,0</sub> |
| thread <sub>0,1</sub> | M <sub>0,1</sub><br>↓<br>Mds <sub>0,1</sub> | N <sub>0,1</sub> ↓                                 | PValue <sub>0,1</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,1</sub> +                                           | <b>M</b> <sub>0,3</sub><br>↓<br>Mds <sub>0,1</sub> | N <sub>2,1</sub><br>↓<br>Nds <sub>0,1</sub> | PValue <sub>0,1</sub> +=<br>Mds <sub>0,0</sub> *Nds <sub>0,1</sub> +                                           |
| thread <sub>1,0</sub> | M <sub>1,0</sub><br>↓<br>Mds <sub>1,0</sub> | <b>N</b> <sub>1,0</sub><br>↓<br>Nds <sub>1,0</sub> | PValue <sub>1,0</sub> +=<br>Mds <sub>1,0</sub> *Nds <sub>0,0</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>1,0</sub> | <b>M<sub>1,2</sub></b><br>↓<br>Mds <sub>1,0</sub>  | N <sub>3,0</sub><br>↓<br>Nds <sub>1,0</sub> | PValue <sub>1,0</sub> +=<br>Mds <sub>1,0</sub> *Nds <sub>0,0</sub> +                                           |
| thread <sub>1,1</sub> |                                             | N <sub>1,1</sub> ↓                                 | PValue <sub>1,1</sub> +=<br>Mds <sub>1,0</sub> *Nds <sub>0,1</sub> +                                           | M <sub>1,3</sub>                                   | N <sub>3,1</sub><br>↓<br>Nds <sub>1,1</sub> | PValue <sub>1,1</sub> +=<br>Mds <sub>1,0</sub> *Nds <sub>0,1</sub> +<br>Mds <sub>1,1</sub> *Nds <sub>1,1</sub> |

#### FIGURE 5.11

Execution phases of a tiled matrix multiplication.

```
_global__ void MatrixMulKernel(float* d_M, float* d_N, float* d_P,
           int Width) (
          shared float Mds[TILE WIDTH][TILE WIDTH];
          _shared_ float Nds[TILE_WIDTH][TILE_WIDTH];
          int bx = blockIdx.x; int by = blockIdx.y;
      3.
      4.
           int tx = threadIdx.x; int ty = threadIdx.y;
           // Identify the row and column of the d_P element to work on
      5. int Row = by * TILE WIDTH + ty;
      int Col = bx * TILE WIDTH + tx;
      7. float Pvalue = 0:
          // Loop over the d_M and d_N tiles required to compute d_P element
      8. for (int m = 0; m < Width/TILE WIDTH; ++m) {</pre>
            // Coolaborative loading of d_M and d_N tiles into shared memory
      9.
            Mds[ty][tx] = d_M[Row*Width + m*TILE_WIDTH + tx];
     10.
            Nds[ty][tx] = d N[(m*TILE WIDTH + ty)*Width + Col];
     11.
            _syncthreads();
n Tian
           for (int k = 0; k < TILE WIDTH; ++k) {
     12.
     13.
              Pvalue += Mds[ty][k] * Nds[k][tx];
     14.
            syncthreads();
     15.
           d P[Row*Width + Col] = Pvalue;
```

#### FIGURE 5.12

Tiled matrix multiplication kernel using shared memory.



# **Analysis**

- If we use TILE\_WIDTH=16, also the block size is 16 X 16.
- We can reduce the global memory accesses by a factor of 16.
  - —Increase the CGMA from 1 to 16.
  - Improve throughput of the Cuda device.

# **Analysis**

- If we use TILE\_WIDTH=16, also the block size is 16 X 16.
- We can reduce the global memory accesses by a factor of 16. How to calculate?
  - In figure 5.13, focus on the tile Pd<sub>sub</sub> in d\_P,
  - For simple Matrix-Matrix Multiplication Kernel, total global access C1= (WIDTH \* TILE\_WIDTH) \* TILE\_WIDTH \*2
  - For tiled Matrxi-Matrix Multipliction Kernel, total global mem access C2 = (WIDTH \* TILE\_WIDTH) \* 2
  - $-C1/C2 = TILE_WIDTH$

# **Analysis**

- If our device has a 200GB/s global memory bandwidth, with CGMA = 16,
- Now it supports (200 / 4) \* 16 = 800
   GFLOPS.
  - —Close to its peak performance.

### Wrap up

- 1, Strategy to reduce global memory traffic
- 2, Tiled Matrix-matrix multiplication kernel
- 3, Analyzing how much global memory access is reduced for the new kernel?

#### **Next Class**

- 1, Memory as a limiting factor to parallelism
- 2, Start chapter 6, Warp and Thread Execution