# **RZ/A2M Group**

# RZ/A2M CPG Driver

R01AN4499EG0100 Rev.1.0 Sept 19, 2018

### Introduction

This application note describes the operation of the software CPG Driver for the RZ/A2 device on the RZ/A2M CPU Board. It provides a comprehensive overview of the driver. For further details please refer to the software driver itself.

The user is assumed to have knowledge of e<sup>2</sup> studio and to be equipped with an RZ/A2M CPU Board.

# **Target Device**

RZ/A2M Group

# **Driver Dependencies**

This driver depends on:

- Drivers
  - o STDIO

#### **Referenced Documents**

| Document Type | Document Name          | Document No. |  |
|---------------|------------------------|--------------|--|
| User's Manual | RZ/A2M Hardware Manual | R01UH0746EJ  |  |

# **List of Abbreviations and Acronyms**

| Abbreviation | Full Form                             |  |
|--------------|---------------------------------------|--|
| ANSI         | American National Standards Institute |  |
| API          | Application Programming Interface     |  |
| ARM          | Advanced RISC Machines                |  |
| CPG          | Clock Pulse Generator                 |  |
| CPU          | Central Processing Unit               |  |
| HLD          | High Layer Driver                     |  |
| IDE          | Integrated Development Environment    |  |
| LLD          | Low Layer Driver                      |  |
| OS           | Operating System                      |  |
| PLL          | Phase-Locked Loop                     |  |
| STDIO        | Standard Input/Output                 |  |

**Table 1-1** List of Abbreviations and Acronyms

# **Contents**

| 1.  | Outline of Software Driver         | 3  |
|-----|------------------------------------|----|
| 2.  | Description of the Software Driver | 4  |
| 2.1 | 1 Structure                        | 4  |
| 2.2 | 2 Description of each file         | 5  |
| 2.3 | 3 High Layer Driver                | 6  |
| 2.4 | 4 Low Layer Driver                 | 7  |
| 3.  | Accessing the High Layer Driver    | 8  |
| 3.1 | 1 STDIO                            | 8  |
| 3.2 | 2 Direct                           | 8  |
| 3.3 | 3 Comparison                       | 9  |
| 4.  | Example of Use                     | 10 |
| 4.1 | 1 Open                             | 10 |
| 4.2 | 2 Control – Set Crystal Frequency  | 10 |
| 4.3 | 3 Control – Set Main Clock         | 10 |
| 4.4 | 4 Control – Set Sub Clock          | 10 |
| 4.5 | 5 Control – Set Clock Source       | 10 |
| 4.6 | 6 Control – Set External Clock     | 10 |
| 4.7 | 7 Write                            | 10 |
| 4.8 | 8 Read                             | 10 |
| 4.9 | 9 Close                            | 11 |
| 4.1 | 10 Get Version                     | 11 |
| 5.  | OS Support                         | 12 |
| 6.  | How to Import the Driver           | 13 |
| 6.1 | 1 e <sup>2</sup> studio            | 13 |
| Wel | bsite and Support                  | 14 |

# 1. Outline of Software Driver

The CPG (Clock Pulse Generator) driver controls the CPU clock, image processing clock, internal bus clock, and both peripheral clocks.

# 2. Description of the Software Driver

The key features of the driver include:

- Configures the main clock including the PLL and pre-PLL driver
- Sets each configurable sub-clock
- Sets inputs for all input-configurable clocks
- Configuration of external clock pins

#### 2.1 Structure

The CPG driver is split into two parts: the High Layer Driver (HLD) and the Low Layer Driver (LLD). The HLD includes platform independent features of the driver, implemented via the STDIO standard functions. The LLD includes all the hardware specific functions.



# 2.2 Description of each file

Each file's description can be seen in the following table.

| Filename                      | Usage                                   | Description                                                                                                                                                                                                                                                                                                     |  |
|-------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                               | Application-Facing Driver API           |                                                                                                                                                                                                                                                                                                                 |  |
| r_cpg_drv_api.h               | Application                             | The only API header file to include in application code                                                                                                                                                                                                                                                         |  |
|                               | High La                                 | yer Driver (HLD) Source                                                                                                                                                                                                                                                                                         |  |
| r_cpg_hld_prv.h               | Private (HLD only)                      | Private header file intended ONLY for use in High Layer Driver (HLD) source. NOT for application or Low Layer Driver (LLD) use                                                                                                                                                                                  |  |
| r_cpg_drv_api.c               | Private (HLD only)                      | High Layer Driver (HLD) source code enabling the driver API functions                                                                                                                                                                                                                                           |  |
| r_cpg_hld_prv.c               | Private (HLD only)                      | High Layer Driver (HLD) private source code enabling the functionality of the driver, abstracted from the low level access                                                                                                                                                                                      |  |
|                               | High L                                  | Layer to Low Level API                                                                                                                                                                                                                                                                                          |  |
| r_cpg_lld_xxxx.h              | Private (HLD/LLD only)                  | Low Layer Driver (LLD) header file (where "xxxx" is a device<br>and board-specific identification). Intended ONLY to provide<br>access for High Layer Driver (HLD) to required Low Layer<br>Driver functions (LLD). Not for use in application, not to<br>define any device specific enumerations or structures |  |
| r_cpg_lld_cfg_xxxx.h          | Private (HLD/LLD only)                  | Low Layer Driver (LLD) header file (where "xxxx" is a device<br>and board-specific identification). Intended for definitions of<br>device specific settings (in the form of enumerations and<br>structures). No LLD functions to be defined in this file                                                        |  |
| Abst                          | raction Link between H                  | ligh and Low Layer Drivers (HLD/LLD Link)                                                                                                                                                                                                                                                                       |  |
| r_cpg_drv_link.h              | Private (HLD/LLD only)                  | Header file intended as an abstraction between low and high layer. This header will include the device specific configuration file "r_cpg_lld_xxxx.h"                                                                                                                                                           |  |
| r_cpg_device_cfg.h            | Should be included in "r_cpg_drv_api.h" | Header file intended as an abstraction between low and high layer. This header will include the device specific configuration file "r_cpg_lld_cfg_xxxx.h"                                                                                                                                                       |  |
| Low Layer Driver (LLD) Source |                                         |                                                                                                                                                                                                                                                                                                                 |  |
| r_cpg_lld_xxxx.c              | Private (LLD only)                      | (Where "xxxx" is a device and board specific identification). Provides the definitions for the Low Layer Driver interface.                                                                                                                                                                                      |  |
|                               |                                         | mart Configurator                                                                                                                                                                                                                                                                                               |  |
| r_cpg_drv_sc_cfg.h            | Private (HLD/LLD only)                  | This file is intended to be used by Smart Configurator to pass setup information to the driver. This is not for application use                                                                                                                                                                                 |  |

# 2.3 High Layer Driver

The High Layer Driver can be either used through STDIO or through direct access. It is recommended not to mix both access methods.

The driver layer functions can be seen in the table below:

| Return<br>Type | Function                                                                           | Description                                                                                                                                                                                                            | Arguments                                                                                                                                                                              | Return                                                             |
|----------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|
| int_t          | cpg_hld_open(st_st<br>ream_ptr_t p_stream<br>)                                     | Driver initialisation interface is mapped to open function called directly using the st_r_driver_t CPG driver handle g_cpg_driver: i.e. g_cpg_driver.open()                                                            | [in] <b>p_stream</b> driver handle                                                                                                                                                     | >0: the handle to<br>the driver<br><b>DRV_ERROR</b><br>Open failed |
| void           | cpg_hld_close(<br>st_stream_ptr_t<br>p_stream)                                     | Driver close interface is mapped to close function. Called directly using the st_r_driver_t CPG driver structure g_cpg_driver: i.e. g_cpg_driver.close()                                                               | [in] <b>p_stream</b> driver handle                                                                                                                                                     | None                                                               |
| int_t          | cpg_hld_control( st_stream_ptr_t p_stream, uint32_t ctl_code, void * p_ctl_struct) | Driver control interface function.  Maps to ANSI library low level control function.  Called directly using the st_r_driver_t CPG driver structure g_cpg_driver: i.e. g_cpg_driver.control()                           | [in] <b>p_stream</b> driver handle. [in] <b>ctl_code</b> the type of control function to use. [in/out] <b>p_ctl_struc t</b> Required parameter is dependent upon the control function. | DRV_SUCCESS Operation succeeded  DRV_ERROR Operation failed        |
| int_t          | cpg_get_version( st_stream_ptr_t p_stream, st_ver_info_ptr_t p_ver_info)           | Driver get_version interface function.  Maps to extended non-ANSI library low level get_version function.  Called directly using the st_r_driver_t CPG driver structure g_cpg_driver: i.e. g_cpg_driver.get_version () | [in] <b>p_stream</b> Handle to the (preopened) channel. [out] <b>p_ver_info</b> Pointer to a version information structure.                                                            | DRV_SUCCESS Operation succeeded                                    |

These High Layer functions can be accessed either executed directly or through STDIO.

# 2.4 Low Layer Driver

The Low Layer Driver provides the functions to configure the hardware.

| Return<br>Type | Function                                                                                            | Description                                                                                                                 | Arguments                                                                                                     | Return                      |
|----------------|-----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------------------|
| int_t          | R_CPG_InitialiseHwIf(void)                                                                          | Initialise the CPG driver                                                                                                   | None                                                                                                          | DRV_SUCCESS or DRV_ERROR    |
| int_t          | R_CPG_UninitialiseHwIf(void)                                                                        | Finalise the CPG driver                                                                                                     | None                                                                                                          | DRV_SUCCESS                 |
| int_t          | R_CPG_SetXtalClock(float64_t frequency_khz)                                                         | Set crystal clock<br>frequency                                                                                              | frequency_khz: [in] crystal frequency in KHz                                                                  | DRV_SUCCESS or<br>DRV_ERROR |
| int_t          | R_CPG_SetMainClock(const<br>st_r_drv_cpg_set_main_t *<br>p_main_clk_settings)                       | Set the main clock frequency                                                                                                | p_main_clk_setti<br>ngs: [in] clock<br>frequency and<br>source                                                | DRV_SUCCESS or DRV_ERROR    |
| int_t          | R_CPG_SetSubClockDividers(co<br>nst st_r_drv_cpg_set_sub_t *<br>p_sub_clk_settings, uint32_t count) | Set the sub clock<br>dividers                                                                                               | p_sub_clk_settin gs: [in] list of sub clock frequency settings count [in]: number of settings in the list     | DRV_SUCCESS or<br>DRV_ERROR |
| int_t          | R_CPG_SetSubClockSource(cons t st_r_drv_cpg_set_src_t * p_sub_clk_settings, uint32_t count)         | Set the clock<br>selector for external<br>clocks                                                                            | p_sub_clk_settin gs: [in] list of external clock selector settings count: [in] number of settings in the list | DRV_SUCCESS or<br>DRV_ERROR |
| int_t          | R_CPG_ConfigExtClockPin(cons<br>t st_r_drv_cpg_ext_clk_t *<br>p_ext_pin_settings)                   | Set external CKIO clock behaviour that controls external clock outputs while in software standby and in deep standby states | p_ext_pin_settin<br>gs: [in] external<br>clock behaviour<br>setting                                           | DRV_SUCCESS or DRV_ERROR    |
| int_t          | R_CPG_GetClock(e_r_drv_cpg_g<br>et_freq_src_t src, float64_t *<br>p_freq)                           | Get a current clock<br>frequency setting                                                                                    | src: [in] desired<br>clock source<br>p_freq: [out] the<br>frequency in KHz                                    | DRV_SUCCESS or DRV_ERROR    |
| uint32_t       | R_CPG_GetVersion(st_drv_info_t *pinfo)                                                              | Get Low Layer<br>Driver version<br>information                                                                              | pinfo: [out]<br>pointer to version<br>information<br>structure                                                | DRV_SUCCESS                 |

# 3. Accessing the High Layer Driver

### 3.1 STDIO

The HLD's API can be accessed through the ANSI 'C' library <stdio.h>. The following table details the operation of each function:

| Operation   | Return                                                                           | Function Details                                 |  |
|-------------|----------------------------------------------------------------------------------|--------------------------------------------------|--|
| open        | gs_stdio_handle, unique<br>handle to driver                                      | open(DEVICE_IDENTIFIER "cpg",<br>O_RDWR);        |  |
| close       | DRV_SUCCESS successful operation, or driver specific error                       | close(gs_stdio_handle);                          |  |
| read        | DRV_ERROR (read is not implemented in this STB driver)                           | read(gs_stdio_handle, buffer, buffer_length)     |  |
| write       | DRV_ERROR (write is not implemented in this STB driver)                          | write(gs_stdio_handle, buffer, data_length)      |  |
| control     | DRV_SUCCESS control was process, or driver specific error                        | control(gs_stdio_handle, CTRL, &struct);         |  |
| get_version | DRV_SUCCESS drv_info<br>was updated, or<br>DRV_ERROR drv_info was<br>not updated | get_version(DEVICE_IDENTIFIER "cpg", &drv_info); |  |

#### 3.2 Direct

The following table shows the available direct functions.

| Operation   | Return                                                                  | Function details                                   |  |
|-------------|-------------------------------------------------------------------------|----------------------------------------------------|--|
| open        | gs_direct_handle unique handle to driver                                | direct_open("cpg", 0);                             |  |
| close       | DRV_SUCCESS successful operation, or driver specific error              | direct_close(gs_direct_handle);                    |  |
| read        | DRV_ERROR (read is not implemented in this CPG driver)                  | direct_read(gs_direct_handle, buff, data_length);  |  |
| write       | DRV_ERROR (write not implemented in this CPG driver)                    | direct_write(gs_direct_handle, buff, data_length); |  |
| control     | DRV_SUCCESS control was processed, or driver specific error             | direct_control(gs_direct_handle, CTRL, &struct);   |  |
| get_version | DRV_SUCCESS drv_info was updated, or DRV_ERROR drv_info was not updated | direct_get_version("cpg", &drv_info);              |  |

# 3.3 Comparison

The diagram below illustrates the difference between the direct and ANSI STDIO methods.

Direct ANSI STDIO



### 4. Example of Use

This section gives simple examples for opening the driver, setting crystal frequency, setting the main clock, setting a sub clock, setting a sub clock source, setting an external clock, closing the driver, and finally getting the driver version.

#### 4.1 Open

```
int_t gs_cpg_handle;
char_t *drv_name = "cpg";
gs cpg handle = open(drv name, O RDWR);
```

### 4.2 Control - Set Crystal Frequency

#### 4.3 Control – Set Main Clock

```
st_r_drv_cpg_set_main_t main_clk;
main_clk.main_clk_frequency_khz = 1056000;
main_clk.clk_src = CPG_CLOCK_SOURCE_PLL;
result = control(gs_cpg_handle, CTL_CPG_SET_MAIN_CLK, (void *) &main_clk);
```

#### 4.4 Control - Set Sub Clock

```
st_r_drv_cpg_set_sub_t sub_clk;
sub_clk.clk_sub_src = CPG_SUB_CLOCK_ICLK;
sub_clk.sub_clk_frequency_khz = 100000;
result = control(gs cpg handle, CTL CPG SET SUB CLK, (void *) &sub clk);
```

#### 4.5 Control – Set Clock Source

```
st_r_drv_cpg_set_src_t clk_source;

clk_source.clk_sub_selection = CPG_SUB_CLOCK_HYPERBUS;

clk_source.clk_src_option = CPG_SUB_CLOCK_P1CLK_IN;

result = control(gs_cpg_handle, CTL_CPG_SET_CLK_SRC, (void *) &clk_source);
```

#### 4.6 Control – Set External Clock

```
st_r_drv_cpg_ext_clk_t ext_clock;
ext_clock.clk_ext = CPG_CKIO_INVALID_UNSTBLE_NORM_ON_STDBY_DEEP_HIZ;
result = control(gs cpg handle, CTL CPG SET EXT CLK, (void *) &ext clock);
```

#### 4.7 Write

The stdio write() function is not supported by the CPG device driver.

#### 4.8 Read

The stdio read() function is not supported by the CPG device driver.

### 4.9 Close

```
close(gs_cpg_handle);
```

### 4.10 Get Version

```
st_ver_info_t info;
result = get_version(gs_cpg_handle, &info);
```

# 5. OS Support

This driver supports any OS through using the OS abstraction module. For more details about the abstraction module please refer to the OS abstraction module application note.

### 6. How to Import the Driver

This section describes how to import the driver into your project. Generally, there are two steps in any IDE:

- 1) Copy the software driver to the location in the source tree that you require for your project.
- 2) Add the include path of the driver to the compiler.

### 6.1 e<sup>2</sup> studio

To import the driver into your project please follow the instructions below.

- In Windows Explorer, right-click on the r\_cpg folder, and click Copy.
- 2) In e<sup>2</sup> studio Project Explorer view, select the folder where you wish the driver project to be located; right-click and click **Paste**.
- 3) Right-click on the parent project folder (in this case 'Example\_Project') and click **Properties ...**
- 4) In 'C/C++ Build → Settings → Cross ARM Compiler → Includes', add the include folder of the newly added driver, e.g.
   '\${ProjDirPath}\src\renesas\drivers\r\_cpg\inc'



# **Website and Support**

Renesas Electronics website <a href="https://www.renesas.com/">https://www.renesas.com/</a>

Inquiries

https://www.renesas.com/contact/

All trademarks and registered trademarks are the property of their respective owners.

# **Revision History**

Description

| Rev. | Date          | Page | Summary           |
|------|---------------|------|-------------------|
| 1.00 | Sept 19, 2018 | All  | Created document. |
|      |               |      |                   |

#### General Precautions in the Handling of Microprocessing Unit and Microcontroller Unit Products

The following usage notes are applicable to all Microprocessing unit and Microcontroller unit products from Renesas. For detailed usage notes on the products covered by this document, refer to the relevant sections of the document as well as any technical updates that have been issued for the products.

#### 1. Handling of Unused Pins

Handle unused pins in accordance with the directions given under Handling of Unused Pins in the manual

34 The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

- 3/4 The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
  In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.
  In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.
- 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

3/4 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

### 5. Differences between Products

Before changing from one product to another, i.e. to a product with a different part number, confirm that the change will not lead to problems.

34 The characteristics of Microprocessing unit or Microcontroller unit products in the same group but having a different part number may differ in terms of the internal memory capacity, layout pattern, and other factors, which can affect the ranges of electrical characteristics, such as characteristic values, operating margins, immunity to noise, and amount of radiated noise. When changing to a product with a different part number, implement a system-evaluation test for the given product.

#### Notice

- criptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully resp the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- 5. Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment: industrial robots: etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable aws and regulations
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third earty in advance of the contents and conditions set forth in this document
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.

(Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics

(Rev.4.0-1 November 2017)



#### SALES OFFICES

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information.

Renesas Electronics Corporation TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan

Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351

Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004

Renesas Electronics Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K
Tel: +44-1628-651-700

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-6503-0, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.

Unit 301, Tower A, Central Towers, 555 Langae Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999

Renesas Electronics Hong Kong Limited

Unit 1601-1611, 16IF., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022

Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd.
80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949
Tel: +65-6213-0200, Fax: +65-6213-0300

Renesas Electronics Malaysia Sdn.Bhd.
Unit 1207, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Indiranagar, Bangalore 560 038, India

Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Ind Tel: +91-80-67208700, Fax: +91-80-67208777

Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tel: +82-2-558-3737, Fax: +82-2-558-5338

© 2018 Renesas Electronics Corporation. All rights reserved.