# 256K x 18 Synchronous Pipelined Static RAM

#### **Features**

- Fully registered inputs and outputs for pipelined operation
- 256K by 18 common I/O architecture
- · 3.3V core power supply
- 2.5V / 3.3V I/O operation
- · Fast clock-to-output times
  - 2.6 ns (for 250-MHz device)
  - -2.6 ns (for 225-MHz device)
  - -2.8 ns (for 200-MHz device)
  - -3.5 ns (for 166-MHz device)
  - -4.0 ns (for 133-MHz device)
  - 4.5 ns (for 100-MHz device)
- User-selectable burst counter supporting Intel<sup>®</sup>
   Pentium interleaved or linear burst sequences
- · Separate processor and controller address strobes
- · Synchronous self-timed writes
- Asynchronous Output Enable
- JEDEC-standard 100 TQFP pinout and 119 BGA
- "ZZ" Sleep Mode option and Stop Clock option

#### **Functional Description**

The CY7C1327F is a 3.3V, 256K by 18 synchronous-pipelined SRAM designed to support zero wait state secondary cache with minimal glue logic.

The CY7C1327F I/O pins can operate at either the 2.5V or the 3.3V level. The I/O pins are 3.3V tolerant when  $V_{DDQ} = 2.5V$ .

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise is 2.6ns (250-MHz device)

The CY7C1327F supports either the interleaved burst sequence used by the Intel Pentium processor or a linear burst sequence used by processors such as the PowerPC. The burst sequence is selected through the MODE pin. Accesses can be <u>initiated</u> by asserting either the Processor <u>Address Strobe (ADSP)</u> or the Controller Address Strobe (ADSC) at clock rise. Address advancement through the burst sequence is controlled by the ADV input. A 2-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.

Byte write operations are qualified with the two Byte Write Select (BW<sub>[1:0]</sub>) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to both bytes. All writes are conducted with on-chip synchronous self-timed write circuitry.

Three synchronous Chip Selects ( $\overline{CE}_1$ ,  $\overline{CE}_2$ ,  $\overline{CE}_3$ ) and an asynchronous Output Enable ( $\overline{OE}$ ) provide for easy bank selection and output three-state control. In order to provide proper data during depth expansion,  $\overline{OE}$  is masked during the first clock of a read cycle when emerging from a deselected state



Cypress Semiconductor Corporation Document #: 38-05216 Rev. \*A

3901 North First Street

San Jose, CA 95134 • 408-943-2600 Revised January 18, 2003



## **Selection Guide**

|                              | -250 | -225 | -200 | -166 | -133 | -100 | Unit |
|------------------------------|------|------|------|------|------|------|------|
| Maximum Access Time          | 2.6  | 2.6  | 2.8  | 3.5  | 4.0  | 4.5  | ns   |
| Maximum Operating Current    | 325  | 290  | 265  | 240  | 225  | 205  | mA   |
| Maximum CMOS Standby Current | 40   | 40   | 40   | 40   | 40   | 40   | mA   |

Shaded areas contain advanced information.

## **Pin Configurations**





# Pin Configurations (continued)

## 119-ball BGA

|   | 1               | 2                | 3               | 4               | 5                   | 6               | 7                  |
|---|-----------------|------------------|-----------------|-----------------|---------------------|-----------------|--------------------|
| Α | $V_{DDQ}$       | Α                | Α               | ADSP            | Α                   | Α               | $V_{DDQ}$          |
| В | NC              | CE <sub>2</sub>  | Α               | ADSC            | Α                   | CE <sub>3</sub> | NC                 |
| С | NC              | Α                | Α               | $V_{DD}$        | Α                   | Α               | NC                 |
| D | DQ <sub>b</sub> | NC               | $V_{SS}$        | NC              | $V_{SS}$            | DQPa            | NC                 |
| E | NC              | $DQ_b$           | $V_{SS}$        | CE <sub>1</sub> | $V_{SS}$            | NC              | DQa                |
| F | $V_{DDQ}$       | NC               | $V_{SS}$        | OE              | $V_{SS}$            | $DQ_a$          | $V_{DDQ}$          |
| G | NC              | DQ <sub>b</sub>  | BW <sub>b</sub> | ADV             | $V_{ss}$            | NC              | DQa                |
| Н | DQ <sub>b</sub> | NC               | $V_{SS}$        | GW              | $V_{SS}$            | DQa             | NC                 |
| J | $V_{DDQ}$       | $V_{DD}$         | NC              | $V_{DD}$        | NC                  | $V_{DD}$        | $V_{DDQ}$          |
| K | NC              | $DQ_b$           | $V_{SS}$        | CLK             | $V_{SS}$            | NC              | $DQ_a$             |
| L | DQ <sub>b</sub> | NC               | V <sub>ss</sub> | NC              | $\overline{BW}_{a}$ | DQa             | NC                 |
| М | $V_{DDQ}$       | $DQ_b$           | $V_{SS}$        | BWE             | $V_{SS}$            | NC              | $V_{\mathrm{DDQ}}$ |
| N | DQ <sub>b</sub> | NC               | $V_{SS}$        | A1              | $V_{SS}$            | $DQ_a$          | NC                 |
| Р | NC              | DQP <sub>b</sub> | V <sub>SS</sub> | A0              | $V_{SS}$            | NC              | $DQ_a$             |
| R | NC              | Α                | MODE            | $V_{DD}$        | $V_{SS}$            | Α               | NC                 |
| Т | NC              | Α                | А               | NC              | Α                   | Α               | ZZ                 |
| U | $V_{DDQ}$       | NC               | NC              | NC              | NC                  | NC              | $V_{DDQ}$          |

# **Pin Definitions**

| Name<br>(BGA)                    | Name<br>(100TQFP)   | I/O                    | Description                                                                                                                                                                                                                                                                                              |
|----------------------------------|---------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0<br>A1<br>A                    | A <sub>[16:0]</sub> | Input-<br>Synchronous  | Address Inputs used to select one of the 256K address locations. Sampled at the rising edge of the CLK if $\overline{ADSP}$ or $\overline{ADSC}$ is active LOW, and $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are sampled active. A <sub>[1:0]</sub> feed the 2-bit counter.         |
| BW <sub>a,</sub> BW <sub>b</sub> | BW <sub>[1:0]</sub> | Input-<br>Synchronous  | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK.                                                                                                                                                                          |
| GW                               | GW                  | Input-<br>Synchronous  | Global Write Enable Input, active LOW. When asserted LOW on the rising edge of CLK, a global write is conducted (ALL bytes are written, regardless of the values on $\overline{BW}_{[3:0]}$ and $\overline{BWE}$ ).                                                                                      |
| BWE                              | BWE                 | Input-<br>Synchronous  | <b>Byte Write Enable Input, active LOW</b> . Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write.                                                                                                                                                                |
| CLK                              | CLK                 | Input-<br>Clock        | <b>Clock Input</b> . Used to capture all synchronous inputs to the device. Also used to increment the burst counter when ADV is asserted LOW, during a burst operation.                                                                                                                                  |
| CE <sub>1</sub>                  | CE <sub>1</sub>     | Input-<br>Synchronous  | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $\overline{CE}_3$ to select/deselect the device. ADSP is ignored if $\overline{CE}_1$ is HIGH.                                                                                                   |
| CE <sub>2</sub>                  | CE <sub>2</sub>     | Input-<br>Synchronous  | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device.                                                                                                                       |
| CE <sub>3</sub>                  | CE <sub>3</sub>     | Input-<br>Synchronous  | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\text{CE}_2$ to select/deselect the device.                                                                                                                                   |
| OE                               | OE                  | Input-<br>Asynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state. |
| ADV                              | ADV                 | Input-<br>Synchronous  | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle.                                                                                                                                                                        |



#### Pin Definitions (continued)

| Name<br>(BGA)                                                            | Name<br>(100TQFP)                           | I/O                    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------------------------------|---------------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADSP                                                                     | ADSP                                        | Input-<br>Synchronous  | Address Strobe from Processor, sampled on the rising edge of CLK. When asserted LOW, $A_{[16:0]}$ is captured in the address registers. $A_{[1:0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is ignored when $\overline{CE}_1$ is deasserted HIGH.                                                                                                                                                                                |
| ADSC                                                                     | ADSC                                        | Input-<br>Synchronous  | Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, A <sub>[16:0]</sub> is captured in the address registers. A <sub>[1:0]</sub> are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized.                                                                                                                                                                                                                            |
| ZZ                                                                       | ZZ                                          | Input-<br>Asynchronous | <b>ZZ</b> "sleep" Input. This active HIGH input places the device in a non-time-critical "sleep" condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ pin has an internal pull-down.                                                                                                                                                                                                                                                           |
| DQ <sub>a</sub> , DQ <sub>b</sub><br>DQP <sub>a</sub> , DQP <sub>b</sub> | DQ <sub>[15:0]</sub><br>DP <sub>[1:0]</sub> | I/O-<br>Synchronous    | <b>Bidirectional Data I/O lines</b> . As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by $A_{[16:0]}$ during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{OE}$ . When $\overline{OE}$ is asserted LOW, the pins behave as outputs. When HIGH, $DQ_{[15:0]}$ and $DP_{[1:0]}$ are placed in a three-state condition. |
| V <sub>DD</sub>                                                          | V <sub>DD</sub>                             | Power Supply           | <b>Power supply inputs to the core of the device</b> . Should be connected to 3.3V power supply.                                                                                                                                                                                                                                                                                                                                                                                                     |
| $V_{SS}$                                                                 | V <sub>SS</sub>                             | Ground                 | Ground for the core of the device. Should be connected to ground of the system.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| $V_{DDQ}$                                                                | $V_{DDQ}$                                   | I/O Power<br>Supply    | Power supply for the I/O circuitry. Should be connected to a 3.3V or 2.5V power supply.                                                                                                                                                                                                                                                                                                                                                                                                              |
| $V_{SSQ}$                                                                | $V_{SSQ}$                                   | I/O Ground             | Ground for the I/O circuitry. Should be connected to ground of the system.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| MODE                                                                     | MODE                                        | Input-<br>Static       | <b>Selects Burst Order</b> . When tied to GND selects linear burst sequence. When tied to $V_{DDQ}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. Mode Pin has an internal pull-up.                                                                                                                                                                                                                                     |
| NC                                                                       | NC                                          |                        | No Connects.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### Introduction

#### **Functional Overview**

All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{CO}$ ) is 2.6 ns (250-MHz device).

The CY7C1327F supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access.

Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select ( $\overline{BW}_{[1:0]}$ ) inputs. A Global Write Enable ( $\overline{GW}$ ) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry.

Three synchronous Chip Selects  $(\overline{CE}_1, CE_2, \overline{CE}_3)$  and an asynchronous Output Enable  $(\overline{OE})$  provide for easy bank

selection and output three-state control.  $\overline{\text{ADSP}}$  is ignored if  $\overline{\text{CE}}_1$  is HIGH.

#### **Single Read Accesses**

This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2)  $\overline{CE}_1$ ,  $\overline{CE}_2$ ,  $\overline{CE}_3$  are all asserted active, and (3) the write signals (GW, BWE) are all deasserted HIGH. ADSP is ignored if CE<sub>1</sub> is HIGH. The address presented to the address inputs (A<sub>[17:0]</sub>) is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within 2.6 ns (166-MHz device) if  $\overline{\text{OE}}$  is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always three-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will three-state immediately.

#### Single Write Accesses Initiated by ADSP

This access is initiated when <u>both</u> of the following conditions <u>are</u> satisfied at clock rise: (1)  $\overline{ADSP}$  is asserted LOW, and (2)  $\overline{CE}_1$ ,  $\overline{CE}_2$ ,  $\overline{CE}_3$  are all asserted active. The address presented to  $A_{[17:0]}$  is loaded into the address register and the address



advancement logic while being delivered to the RAM core. The write signals ( $\overline{GW}$ ,  $\overline{BWE}$ , and  $\overline{BW}_{[1:0]}$ ) and  $\overline{ADV}$  inputs are ignored during this first cycle.

Because the CY7C1327F is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the  $DQ_{[15:0]}$  and  $DP_{[1:0]}$  inputs. Doing so will three-state the output drivers. As a safety precaution,  $DQ_{[15:0]}$  and  $DP_{[1:0]}$  are automatically three-stated whenever a write cycle is detected, regardless of the state of  $\overline{OE}$ .

#### Single Write Accesses Initiated by ADSC

 $\overline{\text{ADSC}}$  write accesses are initiated when the following conditions are satisfied: (1)  $\overline{\text{ADSC}}$  is asserted LOW, (2)  $\overline{\text{ADSP}}$  is deasserted HIGH, (3)  $\overline{\text{CE}}_1$ ,  $\overline{\text{CE}}_2$ ,  $\overline{\text{CE}}_3$  are all asserted active, and (4) the appropriate combination of the write inputs (GW, BWE, and BW[1:0]) are asserted active to conduct a write to the desired byte(s).  $\overline{\text{ADSC}}$ -triggered write accesses require a single clock cycle to complete. The address presented to  $A_{[17:0]}$  is loaded into the address register and the address advancement logic while being delivered to the RAM core. The ADV input is ignored during this cycle. If a global write is conducted, the data presented to the DQ[15:0] and DP[1:0] is written into the corresponding address location in the RAM core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations.

Because the CY7C1327F is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the  $DQ_{[15:0]}$  and  $DP_{[1:0]}$  inputs. Doing so will three-state the output drivers. As a safety precaution,  $DQ_{[15:0]}$  and  $DP_{[1:0]}$  are automatically three-stated whenever a write cycle is detected, regardless of the state of  $\overline{OE}$ .

#### **Burst Sequences**

The CY7C1327F provides a two-bit wraparound counter, fed by  $A_{[1:0]}$ , that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input.

Asserting ADV LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported.

#### **Interleaved Burst Sequence**

| First<br>Address   | Second<br>Address  | Third<br>Address   | Fourth<br>Address  |
|--------------------|--------------------|--------------------|--------------------|
| A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> |
| 00                 | 01                 | 10                 | 11                 |
| 01                 | 00                 | 11                 | 10                 |
| 10                 | 11                 | 00                 | 01                 |
| 11                 | 10                 | 01                 | 00                 |

#### **Linear Burst Sequence**

| First<br>Address   | Second<br>Address  | Third<br>Address   | Fourth<br>Address  |
|--------------------|--------------------|--------------------|--------------------|
| A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> |
| 00                 | 01                 | 10                 | 11                 |
| 01                 | 10                 | 11                 | 00                 |
| 10                 | 11                 | 00                 | 01                 |
| 11                 | 00                 | 01                 | 10                 |

#### Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. CE<sub>1</sub>, CE<sub>2</sub>, CE<sub>3</sub>, ADSP, and ADSC must remain inactive for the duration of t<sub>ZZREC</sub> after the ZZ input returns LOW.

#### **ZZ Mode Electrical Characteristics**

| Parameter          | Description                 | Test Conditions        | Min.              | Max.              | Unit |
|--------------------|-----------------------------|------------------------|-------------------|-------------------|------|
| I <sub>DDZZ</sub>  | Snooze mode standby current | $ZZ \ge V_{DD} - 0.2V$ |                   | 3                 | mA   |
| t <sub>ZZS</sub>   | Device operation to ZZ      | $ZZ \ge V_{DD} - 0.2V$ |                   | 2t <sub>CYC</sub> | ns   |
| t <sub>ZZREC</sub> | ZZ recovery time            | ZZ <u>&lt;</u> 0.2V    | 2t <sub>CYC</sub> |                   | ns   |



# Cycle Descriptions<sup>[1, 2, 3]</sup>

| Next Cycle     | Add. Used | ZZ | CE <sub>3</sub> | CE <sub>2</sub> | CE <sub>1</sub> | ADSP | ADSC | ADV | OE | DQ   | Write |
|----------------|-----------|----|-----------------|-----------------|-----------------|------|------|-----|----|------|-------|
| Unselected     | None      | L  | Х               | Х               | 1               | Х    | 0    | Х   | Х  | Hi-Z | Х     |
| Unselected     | None      | L  | 1               | Х               | 0               | 0    | Х    | Х   | Х  | Hi-Z | Х     |
| Unselected     | None      | L  | Х               | 0               | 0               | 0    | Х    | Х   | Х  | Hi-Z | Х     |
| Unselected     | None      | L  | 1               | Х               | 0               | 1    | 0    | Х   | Х  | Hi-Z | Х     |
| Unselected     | None      | L  | Х               | 0               | 0               | 1    | 0    | Х   | Х  | Hi-Z | Х     |
| Begin Read     | External  | L  | 0               | 1               | 0               | 0    | Х    | Х   | Х  | Hi-Z | Х     |
| Begin Read     | External  | L  | 0               | 1               | 0               | 1    | 0    | Х   | Х  | Hi-Z | Read  |
| Continue Read  | Next      | L  | Х               | Х               | Х               | 1    | 1    | 0   | 1  | Hi-Z | Read  |
| Continue Read  | Next      | L  | Х               | Х               | Х               | 1    | 1    | 0   | 0  | DQ   | Read  |
| Continue Read  | Next      | L  | Х               | Х               | 1               | Х    | 1    | 0   | 1  | Hi-Z | Read  |
| Continue Read  | Next      | L  | Х               | Х               | 1               | Х    | 1    | 0   | 0  | DQ   | Read  |
| Suspend Read   | Current   | L  | Х               | Х               | Х               | 1    | 1    | 1   | 1  | Hi-Z | Read  |
| Suspend Read   | Current   | L  | Х               | Х               | Х               | 1    | 1    | 1   | 0  | DQ   | Read  |
| Suspend Read   | Current   | L  | Х               | Х               | 1               | Х    | 1    | 1   | 1  | Hi-Z | Read  |
| Suspend Read   | Current   | L  | Х               | Х               | 1               | Х    | 1    | 1   | 0  | DQ   | Read  |
| Begin Write    | Current   | L  | Х               | Х               | Х               | 1    | 1    | 1   | Х  | Hi-Z | Write |
| Begin Write    | Current   | L  | Х               | Х               | 1               | Х    | 1    | 1   | Х  | Hi-Z | Write |
| Begin Write    | External  | L  | 0               | 1               | 0               | 1    | 0    | Х   | Х  | Hi-Z | Write |
| Continue Write | Next      | L  | Х               | Х               | Х               | 1    | 1    | 0   | Х  | Hi-Z | Write |
| Continue Write | Next      | L  | Х               | Х               | 1               | Х    | 1    | 0   | Х  | Hi-Z | Write |
| Suspend Write  | Current   | L  | Х               | Х               | Х               | 1    | 1    | 1   | Х  | Hi-Z | Write |
| Suspend Write  | Current   | L  | Х               | Х               | 1               | Х    | 1    | 1   | Х  | Hi-Z | Write |
| ZZ "Sleep"     | None      | Н  | Х               | Х               | Х               | Х    | Х    | Х   | Х  | Hi-Z | Х     |

# Write Cycle Description<sup>[4, 5, 6]</sup>

| Function                            | GW | BWE | BW <sub>1</sub> | BW <sub>0</sub> |
|-------------------------------------|----|-----|-----------------|-----------------|
| Read                                | 1  | 1   | Х               | Х               |
| Read                                | 1  | 0   | 1               | 1               |
| Write Byte 0 – DQ <sub>[7:0]</sub>  | 1  | 0   | 1               | 0               |
| Write Byte 1 – DQ <sub>[15:8]</sub> | 1  | 0   | 0               | 1               |
| Write All Bytes                     | 1  | 0   | 0               | 0               |
| Write All Bytes                     | 0  | Х   | Х               | Х               |

#### Notes:

is a don't care for the remainder of the write cycle.

OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQ<sub>[15:0]</sub>;DP<sub>[1:0]</sub> = High-Z when OE is inactive or when the device is deselected, and DQ<sub>[15:0]</sub>;DP<sub>[1:0]</sub> = data when OE is active.



## **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied.......55°C to +125°C Supply Voltage on  $V_{DD}$  Relative to GND......-0.5V to +4.6V DC Voltage Applied to Outputs in High-Z State[7] .....-0.5V to V<sub>DD</sub> + 0.5V

| DC Input Voltage[7]                                    | -0.5V to V <sub>DD</sub> + 0.5V |
|--------------------------------------------------------|---------------------------------|
| Current into Outputs (LOW)                             | 20 mA                           |
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | > 2001V                         |
| Latch-up Current                                       | > 200 mA                        |

| Range      | Ambient<br>Temperature <sup>[8]</sup> | V <sub>DD</sub>  | V <sub>DDQ</sub> |
|------------|---------------------------------------|------------------|------------------|
| Com'l      | 0°C to +70°C                          |                  | 2.5V -5% 3.3V    |
| Industrial | -40°C to +85°C                        | <i>–</i> 5%/+10% | +10%             |

## **Electrical Characteristics** Over the Operating Range

| Parameter        | Description                                       | Test Conditions                                                                                   |                       |      | Max.                   | Unit |
|------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------|------|------------------------|------|
| $V_{DD}$         | Power Supply Voltage                              | 3.3V -5%/+10%                                                                                     |                       |      | 3.6                    | V    |
| $V_{DDQ}$        | I/O Supply Voltage                                | 2.5V -5% to 3.3V +10%                                                                             |                       |      | 3.6                    | V    |
| V <sub>OH</sub>  | Output HIGH Voltage                               | $V_{\rm DDQ} = 3.3 \text{V}, V_{\rm DD} = \text{Min.}, I_{\rm OH} = -4$                           | .0 mA                 | 2.4  |                        | V    |
|                  |                                                   | $V_{DDQ} = 2.5V, V_{DD} = Min., I_{OH} = -2$                                                      | .0 mA                 | 2.0  |                        | V    |
| V <sub>OL</sub>  | Output LOW Voltage                                | $V_{DDQ} = 3.3V, V_{DD} = Min., I_{OL} = 8.0 \text{ mA}$                                          |                       |      | 0.4                    | V    |
|                  |                                                   | $V_{DDQ} = 2.5V, V_{DD} = Min., I_{OL} = 2.0$                                                     | mA                    |      | 0.7                    | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                                | V <sub>DDQ</sub> = 3.3V                                                                           |                       | 2.0  | V <sub>DD</sub> + 0.3V | V    |
|                  |                                                   | $V_{DDQ} = 2.5V$                                                                                  |                       | 1.7  | V <sub>DD</sub> + 0.3V | V    |
| V <sub>IL</sub>  | Input LOW Voltage[7]                              | V <sub>DDQ</sub> = 3.3V                                                                           |                       | -0.3 | 0.8                    | V    |
|                  |                                                   | $V_{DDQ} = 2.5V$                                                                                  |                       | -0.3 | 0.7                    | V    |
| I <sub>X</sub>   | Input Load Current except ZZ and MODE             | $GND \le V_I \le V_{DDQ}$                                                                         | <del>-</del> 5        | 5    | μА                     |      |
|                  | Input Current of MODE Input = V <sub>SS</sub>     |                                                                                                   |                       |      |                        | μΑ   |
|                  |                                                   | Input = V <sub>DDQ</sub>                                                                          |                       |      | 5                      | μΑ   |
|                  | Input Current of ZZ                               | Input = V <sub>SS</sub>                                                                           |                       |      |                        | μΑ   |
|                  |                                                   | Input = V <sub>DDQ</sub>                                                                          |                       |      | 30                     | μΑ   |
| l <sub>OZ</sub>  | Output Leakage Current                            | $GND \le V_I \le V_{DDQ}$ , Output Disableo                                                       | I                     | -5   | 5                      | μΑ   |
| I <sub>DD</sub>  | V <sub>DD</sub> Operating Supply<br>Current       | $V_{DD} = Max., I_{OUT} = 0 \text{ mA},$ $f = f_{MAX} = 1/t_{CYC}$                                | 4-ns cycle, 250 MHz   |      | 325                    | mA   |
|                  |                                                   |                                                                                                   | 4.4-ns cycle, 225 MHz |      | 290                    | mA   |
|                  |                                                   |                                                                                                   | 5-ns cycle, 200 MHz   |      | 265                    | mA   |
|                  |                                                   |                                                                                                   | 6-ns cycle, 166 MHz   |      | 240                    | mA   |
|                  |                                                   |                                                                                                   | 7.5-ns cycle, 133 MHz |      | 225                    | mA   |
|                  |                                                   |                                                                                                   | 10-ns cycle, 100MHz   |      | 205                    | mA   |
| I <sub>SB1</sub> | Automatic CS                                      | Max. V <sub>DD</sub> , Device Deselected,                                                         | 4-ns cycle, 250 MHz   |      | 120                    | mA   |
|                  | Power-down<br>Current—TTL Inputs                  | $ V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}$<br>$ f = f_{MAX} = 1/t_{CYC}$                  | 4.4-ns cycle, 225 MHz |      | 115                    | mA   |
|                  | Current—TTE inputs                                | I - IMAX - I/ICYC                                                                                 | 5-ns cycle, 200 MHz   |      | 110                    | mA   |
|                  |                                                   |                                                                                                   | 6-ns cycle, 166 MHz   |      | 100                    | mA   |
|                  |                                                   |                                                                                                   | 7.5-ns cycle, 133 MHz |      | 90                     | mA   |
|                  |                                                   |                                                                                                   | 10-ns cycle, 100 MHz  |      | 80                     | mA   |
| I <sub>SB2</sub> | Automatic CS<br>Power-down<br>Current—CMOS Inputs | Max. $V_{DD}$ , Device Deselected,<br>$V_{IN} \le 0.3V$ or $V_{IN} \ge V_{DDQ} - 0.3V$ , f<br>= 0 | All speeds            |      | 40                     | mA   |

Shaded areas contain advance information.

Notes:

Minimum voltage equals -2.0V for pulse durations of less than 20 ns.  $T_{\text{A}}$  is the case temperature.



# **Electrical Characteristics** Over the Operating Range (continued)

| Parameter                  | Description                                      | Test Condition                                                                          | ons                   | Min. | Max. | Unit |
|----------------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------|-----------------------|------|------|------|
| I <sub>SB3</sub>           | Automatic CS                                     | Max. V <sub>DD</sub> , Device Deselected, or                                            | 4-ns cycle, 250 MHz   |      | 105  | mA   |
| Power-Down<br>Current—CMOS |                                                  | $V_{IN} \le 0.3V$ or $V_{IN} \ge V_{DDQ} - 0.3V$<br>$f = f_{MAX} = 1/t_{CYC}$           | 4.4-ns cycle, 225 MHz |      | 100  | mA   |
|                            | Curront Civico inputo                            | 5-r                                                                                     | 5-ns cycle, 200 MHz   |      | 95   | mA   |
|                            |                                                  |                                                                                         | 6-ns cycle, 166 MHz   |      | 85   | mA   |
|                            |                                                  |                                                                                         | 7.5-ns cycle, 133 MHz |      | 75   | mA   |
|                            |                                                  |                                                                                         | 10-ns cycle, 100 MHz  |      | 65   | mA   |
| I <sub>SB4</sub>           | Automatic CS<br>Power-Down<br>Current—TTL Inputs | Max. $V_{DD}$ , Device Deselected, $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = 0$ |                       |      | 45   | mA   |

## Capacitance<sup>[9]</sup>

| Parameter        | Description              | Test Conditions                         | Max. | Unit |
|------------------|--------------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  |                          | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6    | pF   |
| C <sub>CLK</sub> | Clock Input Capacitance  | $V_{DD} = 3.3V.$ $V_{DDQ} = 3.3V$       | 8    | pF   |
| C <sub>I/O</sub> | Input/Output Capacitance | י סטע – טיסי – טיסע –                   | 8    | pF   |

## **AC Test Loads and Waveforms** [10]



## Thermal Resistance<sup>[9]</sup>

| Parameter       | Description                           | Test Conditions                                                        | TQFP Typ. | BGA   | Unit |
|-----------------|---------------------------------------|------------------------------------------------------------------------|-----------|-------|------|
| $Q_{JA}$        | `                                     | Still Air, soldered on a 4 × 4.5 inch, two-layer printed circuit board | 41.83     | 47.63 | °C/W |
| Q <sub>JC</sub> | Thermal Resistance (Junction to Case) |                                                                        | 9.99      | 11.71 | °C/W |

# Switching Characteristics Over the Operating Range [12, 13, 14]

| Param-           |                                | -250 |      | -225 |      | -200 |      | -166 |      | -133 |      | -100 |      |      |
|------------------|--------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| eter             | Description                    | Min. | Max. | Unit |
| t <sub>CYC</sub> | Clock Cycle Time               | 4.0  |      | 4.4  |      | 5.0  |      | 6.0  |      | 7.5  |      | 10   |      | ns   |
| t <sub>CH</sub>  | Clock HIGH                     | 1.7  |      | 2.0  |      | 2.0  |      | 2.5  |      | 3.0  |      | 3.5  |      | ns   |
| t <sub>CL</sub>  | Clock LOW                      | 1.7  |      | 2.0  |      | 2.0  |      | 2.5  |      | 3.0  |      | 3.5  |      | ns   |
| t <sub>AS</sub>  | Address Set-up Before CLK Rise | 0.8  |      | 1.2  |      | 1.2  |      | 1.5  |      | 1.5  |      | 1.5  |      | ns   |

Shaded areas contain advanced information.

#### Notes:

- Tested initially and after any design or process changes that may affect these parameters. Overshoot: VIH(AC) < VDD + 1.5V for t < tTCYC/2; undershoot: VIL(AC) < 0.5V for t < tTCYC/2; power-up: VIH < 2.6V and VDD < 2.4V and VDDQ < 1.4V for t < tTCYC/2; power-up: VIH < 0.5V for t < 0.5V10.

- t < 200 ms.</li>
   Unless otherwise noted, test conditions assume signal transition time of 1ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3V, and output loading specified in (a) and (b) of AC Test Loads.
   t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>OEV</sub>, t<sub>EOLZ</sub>, and t<sub>EOHZ</sub> are specified with A/C test conditions shown in (a) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage.
   At any given voltage and temperature, t<sub>EOHZ</sub> is less than t<sub>EOLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub> to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve High-Z prior to Low-Z under the same system conditions.
   This parameter is sampled and not 100% tested.

Document #: 38-05216 Rev. \*A



# Switching Characteristics Over the Operating Range $\mbox{ (continued)}^{[12,\ 13,\ 14]}$

| Param-            | 0-                                                 |      | 50   | -2   | 25   | -2   | -166 |      |      | -133 |      | -100 |      |      |
|-------------------|----------------------------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| eter              | Description                                        | Min. | Max. | Unit |
| t <sub>AH</sub>   | Address Hold After CLK Rise                        | 0.4  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | ns   |
| t <sub>CO</sub>   | Data Output Valid After CLK Rise                   |      | 2.6  |      | 2.6  |      | 2.8  |      | 3.5  |      | 4.0  |      | 4.5  | ns   |
| t <sub>DOH</sub>  | Data Output Hold After CLK Rise                    | 1.0  |      | 1.0  |      | 1.0  |      | 2.0  |      | 2.0  |      | 2.0  |      | ns   |
| t <sub>CENS</sub> | CEN Set-up Before CLK Rise                         | 0.8  |      | 1.2  |      | 1.2  |      | 1.5  |      | 1.5  |      | 2.2  |      | ns   |
| t <sub>CENH</sub> | CEN Hold After CLK Rise                            | 0.4  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | ns   |
| t <sub>WES</sub>  | GW, BWS <sub>[3:0]</sub> Set-up Before CLK<br>Rise |      |      | 1.2  |      | 1.2  |      | 1.5  |      | 1.5  |      | 1.5  |      | ns   |
| t <sub>WEH</sub>  | GW, BWS <sub>[3:0]</sub> Hold After CLK<br>Rise    |      |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | ns   |
| t <sub>ALS</sub>  | ADV/LD Set-up Before CLK Rise                      |      |      | 1.2  |      | 1.2  |      | 1.5  |      | 1.5  |      | 1.5  |      | ns   |
| t <sub>ALH</sub>  | ADV/LD Hold after CLK Rise                         |      |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | ns   |
| t <sub>DS</sub>   | Data Input Set-up Before CLK<br>Rise               | 0.8  |      | 1.2  |      | 1.2  |      | 1.5  |      | 1.5  |      | 1.5  |      | ns   |
| t <sub>DH</sub>   | Data Input Hold After CLK Rise                     | 0.4  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | ns   |
| t <sub>CES</sub>  | Chip Enable Set-up Before CLK<br>Rise              | 0.8  |      | 1.2  |      | 1.2  |      | 1.5  |      | 1.5  |      | 1.5  |      | ns   |
| t <sub>CEH</sub>  | Chip Enable Hold After CLK Rise                    | 0.4  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | 0.5  |      | ns   |
| t <sub>CHZ</sub>  | Clock to High-Z <sup>[12, 13]</sup>                |      | 2.6  |      | 2.6  |      | 2.8  |      | 3.5  |      | 4.0  |      | 4.5  | ns   |
| t <sub>CLZ</sub>  | Clock to Low-Z <sup>[12, 13]</sup>                 | 0    |      | 0    |      | 0    |      | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>EOHZ</sub> | OE HIGH to Output High-Z <sup>[12, 13]</sup>       |      | 2.6  |      | 2.6  |      | 2.8  |      | 3.5  |      | 4.0  |      | 4.5  | ns   |
| t <sub>EOLZ</sub> | OE LOW to Output Low-Z <sup>[12, 13]</sup>         | 0    |      | 0    |      | 0    |      | 0    |      | 0    |      | 0    |      | ns   |
| t <sub>EOV</sub>  | OE LOW to Output Valid <sup>[12]</sup>             |      | 2.6  |      | 2.6  |      | 2.8  |      | 3.5  |      | 4.5  |      | 4.5  | ns   |



## **Switching Waveforms**

Write Cycle Timing<sup>[15, 16]</sup>



- 15. WE is the combination of BWE, BW<sub>[1:0]</sub>, and GW to define a write cycle (see Write Cycle Description table).
  16. WDx stands for Write Data to Address X.



Read Cycle Timing<sup>[15, 17]</sup>



#### Note:

17. RDx stands for Read Data from Address X.



 $\textbf{Read/Write Cycle Timing}^{[15,\ 16,\ 17,\ 18]}$ 



#### Note:

18. Data bus is driven by SRAM, but data is not guaranteed.





## Notes:

19. <u>De</u>vice originally deselected.
20. CE is the combination of CE<sub>2</sub> and CE<sub>3</sub>. All chip selects need to be active in order to select the device.





# **Ordering Information**

| Speed<br>(MHz) | Ordering Code    | Package<br>Name | Package Type                 | Operating<br>Range |
|----------------|------------------|-----------------|------------------------------|--------------------|
| 250            | CY7C1327F-250AC  | A101            | 100-Lead Thin Quad Flat Pack | Commercial         |
|                | CY7C1327F-250BGC | BG119           | 119-Ball BGA                 |                    |
| 225            | CY7C1327F-225AC  | A101            | 100-Lead Thin Quad Flat Pack | Commercial         |
|                | CY7C1327F-225BGC | BG119           | 119-Ball BGA                 |                    |
| 200            | CY7C1327F-200AC  | A101            | 100-Lead Thin Quad Flat Pack | Commercial         |
|                | CY7C1327F-200BGC | BG119           | 119-Ball BGA                 |                    |
|                | CY7C1327F-200AI  | A101            | 100-Lead Thin Quad Flat Pack | Industrial         |
|                | CY7C1327F-200BGI | BG119           | 119-Ball BGA                 |                    |
| 166            | CY7C1327F-166AC  | A101            | 100-Lead Thin Quad Flat Pack | Commercial         |
|                | CY7C1327F-166BGC | BG119           | 119-Ball BGA                 |                    |
| 133            | CY7C1327F-133AC  | A101            | 100-Lead Thin Quad Flat Pack | Commercial         |
|                | CY7C1327F-133BGC | BG119           | 119-Ball BGA                 |                    |
|                | CY7C1327F-133AI  |                 | 100-Lead Thin Quad Flat Pack | Industrial         |
|                | CY7C1327F-133BGI | BG119           | 119-Ball BGA                 |                    |
| 100            | CY7C1327F-100AC  | A101            | 100-Lead Thin Quad Flat Pack | Commercial         |
|                | CY7C1327F-100BGC | BG119           | 119-Ball BGA                 |                    |

Shaded areas contain advance information. **Notes:** 

<sup>21.</sup> Device must be deselected when entering "ZZ" mode. See Cycle Description table for all possible signal conditions to deselect the device.
22. I/Os are in three-state when exiting "ZZ" sleep mode.



# **Package Diagrams**

## 100-lead Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101

DIMENSIONS ARE IN MILLIMETERS.



51-85050-A



## Package Diagrams (continued)

#### 119-ball FBGA (14 x 22 x 2.4 mm) BG119



Intel and Pentium are registered trademarks of Intel Corporation. PowerPC is a trademark of IBM Corporation. All product and company names mentioned in this document are the trademarks of their respective holders.



# **Document History Page**

| Document Title: CY7C1327F 256K x 18 Synchronous Pipelined Static RAM Document Number: 38-05216 |         |               |                    |                                                                        |  |  |  |  |  |
|------------------------------------------------------------------------------------------------|---------|---------------|--------------------|------------------------------------------------------------------------|--|--|--|--|--|
| REV.                                                                                           | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                                  |  |  |  |  |  |
| **                                                                                             | 119823  | 01/06/03      | HGK                | New Data Sheet                                                         |  |  |  |  |  |
| *A                                                                                             | 123849  | 01/18/03      | AJH                | Added power up requirements to AC test loads and waveforms information |  |  |  |  |  |