# Securing Real-Time Microcontroller Systems through Customized Memory View Switching

Chung Hwan Kim\*, Taegyu Kim, Hongjun Choi, Zhongshu Gu\*, Byoungyoung Lee, Xiangyu Zhang, Dongyan Xu









• Safety-critical embedded and cyber-physical systems





Safety-critical embedded and cyber-physical systems



Safety-critical embedded and cyber-physical systems



Security is often overlooked as a trade off



Safety-critical embedded and cyber-physical systems



- Security is often overlooked as a trade off
- Demand both real-time guarantee and security



#### Missing Memory Protection of RT Microcontrollers

- No process memory isolation
  - No MMU, no virtual memory
  - Memory space shared by all processes





#### Control Parameter Attack





#### Missing Memory Protection of RT Microcontrollers

- No kernel memory isolation
  - Hardware and RTOS support
    - Privileged and unprivileged processor modes
    - Memory Protection Unit (MPU)
  - Many real-time microcontroller systems do not employ it
    - Verified with 67 commodity systems
    - Impact on real-time constraints
       Frequent mode switching





#### Hard Timer Attack





#### Minion: Customized Memory View Enforcement

- Key ideas
  - Break physical memory space into per-process *memory views*
  - Use the memory views as access control rules during run-time
  - Execute RTOS and applications in the same mode (unprivileged)
  - Run a tiny view switcher in privileged mode to enforce views





#### Memory View Tailoring

- Memory view: Memory required for a process to run correctly
- Find the physical memory regions **essential** for each process
- Static firmware analysis (LLVM IR)
- Code injection/reuse, data corruption, physical device abuse

For each process:

**Code**Reachability
Analysis

+ Accessibility
Analysis

+ Accessibility
Analysis



| # | Base | Size | rwx |
|---|------|------|-----|
|   |      |      |     |
|   |      |      |     |
|   |      |      |     |

Access control rules:



#### Code Reachability Analysis

- Find all **reachable** functions from the entry functions
- Entry functions
  - Start function & interrupt handlers
  - Identified by analyzing a few RTOS functions
- Indirect calls?
  - Inter-procedural points-to analysis
- Build a list of executable memory regions for each process



|   | Value X    | PointsTo: { bar }      |       |
|---|------------|------------------------|-------|
|   | Value Y    | PointsTo: { foo }      |       |
| r | na Value Z | Points To de para 1080 | 04988 |



08004b4c



#### Data Accessibility Analysis

- Global data
  - Forward slicing based on inter-procedural value flow graph
  - Build a list of global data for each process
- Stack and heap data
  - Memory pool size profiling with annotated memory allocator
  - Per-process memory pool allocation



| GlobA | 200010f0-200010f4 | RW |
|-------|-------------------|----|
| GlobB | 20014618-20014638 | RW |
| GlobC | 080b3428-080b3440 | R  |



#### Device Accessibility Analysis

- A few patterns cover most MMIO operations
- MMIO addresses are embedded in the firmware
- Case 1

```
#define DEVICE_X 0x50000804

void dev_reset(struct dev *priv)
{
  uint32_t val;
  val = (1 << 2) | (1 << 4);
  * (uint32_t *) DEVICE_X = val;
  ...
}</pre>
```

From NuttX RTOS (simplified)

• Case 2

```
int enable_irq (int irq)
{
    uint32_t addr, val;
    if (irqinfo(irq, &addr) == OK) {
       val = * (uint32_t *) addr;
       val |= (1 << 1);
       * (uint32_t *) addr = val;
    }
}</pre>
```



#### Device Accessibility Analysis

- Find load and store instructions with an MMIO address
- Backward slicing on inter-procedural value flow graph
- Build a list of peripheral-mapped memory regions for each process



| DEVICE   | F0000004 F000000  |    |
|----------|-------------------|----|
| DEVICE_A | 50000804-50000808 | vv |
| NVIC_A   | e000e100-e000e104 |    |
| RW       |                   |    |
| NVIC_B   | e000e104-e000e108 |    |
| RW       |                   |    |



#### Run-time Memory View Enforcement





#### **Evaluation with Attack Cases**

Tested on a commodity UAV



- Found 4 new vulnerabilities in the firmware (confirmed and fixed)
- 76% memory space reduction

8 realistic attack cases

| Name                        | Attack surface    | Result   |
|-----------------------------|-------------------|----------|
| Process termination         | RTOS function     | <b>✓</b> |
| Control parameter attack    | Control parameter | <b>✓</b> |
| RC disturbance              | RC configuration  | <b>✓</b> |
| Servo operation             | Driver function   | <b>✓</b> |
| Soft timer attack           | Hardware timer    | <b>✓</b> |
| Hard timer attack           | Hardware timer    | <b>✓</b> |
| Memory remapping            | Flash patch unit  | <b>✓</b> |
| Interrupt vector overriding | Interrupt vector  | <b>√</b> |

- All 8 attack cases blocked
- Zero violation of real-time constraints



#### Attack Under Minion's Protection





## Performance Impact

- 31 real-time tasks with deadlines: 2% overhead
- All deadline constraints satisfied





#### Conclusion

- Memory protection in RT microcontrollers
- Minion: New architecture to bring memory isolation to RT microcontroller systems
- Significant memory space reduction with maintained RT responsiveness
- Attack cases and vulnerability discovery



# Thank you! Questions?

