











#### FDC2112-Q1, FDC2114-Q1, FDC2212-Q1, FDC2214-Q1

SNOSCZ9 - MAY 2016

# FDC2112-Q1, FDC2114-Q1, FDC2212-Q1, FDC2214-Q1 Multi-Channel 12-Bit or 28-Bit Capacitance-to-Digital Converter (FDC) for Capacitive Sensing

#### 1 Features

- · Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1:–40°C to +125°C
     Ambient Operating Temperature Range
    - Device HBM ESD Classification Level 2
    - Device CDM ESD Classification Level C5
- EMI-Resistant Architecture
- Maximum Output Rates (One Active Channel):
  - 13.3 ksps (FDC2112-Q1, FDC2114-Q1)
  - 4.08 ksps (FDC2212-Q1, FDC2214-Q1)
- Maximum Input Capacitance: 250 nF (at 10 kHz with 1-mH inductor)
- Sensor Excitation Frequency: 10 kHz to 10 MHz
- Number of Channels: 2, 4
- Resolution: Up to 28 bits
- RMS noise: 0.3 fF at 100 sps and f<sub>SENSOR</sub> = 5MHz
- Supply Voltage: 2.7 V to 3.6 V
- Power Consumption: Active: 2.1 mA
- Low-Power Sleep Mode: 35 µA
- Shutdown: 200 nA
- Interface: I<sup>2</sup>C
- Temperature Range: –40°C to +125°C

#### 2 Applications

- EMI-Resistant Proximity Sensor
- EMI-Resistant Gesture Recognition
- EMI-Resistant Foreign Object Detection
- EMI-Resistant Rain / Fog / Ice / Snow Sensor
- · Automotive Door / Kick Sensors

# 3 Description

Capacitive sensing is a low-power, low-cost, high-resolution contactless sensing technique that can be applied to a variety of applications ranging from proximity detection to gesture recognition. The sensor in a capacitive sensing system is any metal or conductor, allowing for low cost and highly flexible system design.

The main challenge limiting sensitivity in capacitive sensing applications is noise susceptibility of the sensors. With the FDC2x1x-Q1 innovative EMI resistant architecture, performance can be maintained even in presence of high-noise environments.

The FDC2x1x-Q1 is a multi-channel family of noiseand EMI-resistant, high-resolution, high-speed capacitance-to-digital converters for implementing capacitive sensing solutions. The devices employ an innovative narrow-band based architecture to offer high rejection of noise and interferers while providing high resolution at high speed. The devices support a wide excitation frequency range, offering flexibility in system design.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| FDC2112-Q1  | WSON (12) | 4.00 mm × 4.00 mm |
| FDC2114-Q1  | WQFN (16) | 4.00 mm × 4.00 mm |
| FDC2212-Q1  | WSON (12) | 4.00 mm × 4.00 mm |
| FDC2214-Q1  | WQFN (16) | 4.00 mm × 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Simplified Schematic**





# **Table of Contents**

| 1 | Features 1                           | 7.5 Programming2                                      |
|---|--------------------------------------|-------------------------------------------------------|
| 2 | Applications 1                       | 7.6 Register Maps22                                   |
| 3 | Description 1                        | 8 Application and Implementation 39                   |
| 4 | Revision History2                    | 8.1 Application Information39                         |
| 5 | Pin Configuration and Functions3     | 8.2 Typical Application41                             |
| 6 | Specifications4                      | 8.3 Do's and Don'ts                                   |
| U | 6.1 Absolute Maximum Ratings         | 9 Power Supply Recommendations 45                     |
|   | 6.2 ESD Ratings                      | 10 Layout                                             |
|   | 6.3 Recommended Operating Conditions | 10.1 Layout Guidelines                                |
|   | 6.4 Thermal Information              | 10.2 Layout Examples45                                |
|   | 6.5 Electrical Characteristics       | 11 Device and Documentation Support 50                |
|   | 6.6 Timing Requirements              | 11.1 Device Support 50                                |
|   | 6.7 Switching Characteristics - I2C  | 11.2 Documentation Support50                          |
|   | 6.8 Typical Characteristics8         | 11.3 Community Resources                              |
| 7 | Detailed Description 10              | 11.4 Related Links 50                                 |
| • | 7.1 Overview                         | 11.5 Trademarks                                       |
|   | 7.2 Functional Block Diagrams        | 11.6 Electrostatic Discharge Caution 50               |
|   | 7.3 Feature Description              | 11.7 Glossary                                         |
|   | 7.4 Device Functional Modes          | 12 Mechanical, Packaging, and Orderable Information51 |

# 4 Revision History

| DATE     | REVISION | NOTES            |
|----------|----------|------------------|
| May 2016 | *        | Initial release. |



#### 5 Pin Configuration and Functions

#### FDC2112/FDC2212 DNT Package 12-Pin WSON Top View



#### FDC2114/FDC2214 RGH Package 16-Pin WQFN Top View



#### **Pin Functions**

|     | PIN                |         | 1 III I diletions                                                                            |
|-----|--------------------|---------|----------------------------------------------------------------------------------------------|
|     | I                  | TYPE(1) | DESCRIPTION                                                                                  |
| NO. | NAME               |         |                                                                                              |
| 1   | SCL                | I       | I2C clock input                                                                              |
| 2   | SDA                | I/O     | 12C data input/output                                                                        |
| 3   | CLKIN              | I       | Master Clock input. Tie this pin to GND if internal oscillator is selected                   |
| 4   | ADDR               | I       | I2C Address selection pin: when ADDR=L, I2C address = 0x2A, when ADDR=H, I2C address = 0x2B. |
| 5   | INTB               | 0       | Configurable Interrupt output pin                                                            |
| 6   | SD                 | I       | Shutdown input                                                                               |
| 7   | VDD                | Р       | Power Supply                                                                                 |
| 8   | GND                | G       | Ground                                                                                       |
| 9   | IN0A               | Α       | Capacitive sensor input 0                                                                    |
| 10  | IN0B               | Α       | Capacitive sensor input 0                                                                    |
| 11  | IN1A               | А       | Capacitive sensor input 1                                                                    |
| 12  | IN1B               | А       | Capacitive sensor input 1                                                                    |
| 13  | IN2A               | А       | Capacitive sensor input 2 (FDC2114 / FDC2214 only)                                           |
| 14  | IN2B               | Α       | Capacitive sensor input 2 (FDC2114 / FDC2214 only)                                           |
| 15  | IN3A               | Α       | Capacitive sensor input 3 (FDC2114 / FDC2214 only)                                           |
| 16  | IN3B               | Α       | Capacitive sensor input 3 (FDC2114 / FDC2214 only)                                           |
| DAP | DAP <sup>(2)</sup> | N/A     | Connect to ground                                                                            |

<sup>(1)</sup> I = Input, O = Output, P=Power, G=Ground, A=Analog

<sup>(2)</sup> There is an internal electrical connection between the exposed Die Attach Pad (DAP) and the GND pin of the device. Although the DAP can be left floating, for best performance the DAP should be connected to the same potential as the device's GND pin. Do not use the DAP as the primary ground for the device. The device GND pin must always be connected to ground.



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                  | MIN        | MAX       | UNIT |
|------------------|----------------------------------|------------|-----------|------|
| VDD              | Supply voltage                   |            | 5         | V    |
| Vi               | Voltage on any pin               | -0.3       | VDD + 0.3 | V    |
| IA               | Input current on any INx pin     | -8         | 8         | mA   |
| ID               | Input current on any digital pin | <b>–</b> 5 | 5         | mA   |
| $T_{J}$          | Junction temperature             | -55        | 150       | °C   |
| T <sub>stq</sub> | Storage temperature              | -65        | 150       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                                            |                                              |                                                         | VALUE | UNIT |
|--------------------------------------------|----------------------------------------------|---------------------------------------------------------|-------|------|
| V                                          | Clastrostatia diasharas                      | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V    |
| V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±750                                                    | V     |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

Unless otherwise specified, all limits ensured for  $T_A = 25$ °C, VDD = 3.3 V

|                |                       | MIN | NOM MAX | UNIT |
|----------------|-----------------------|-----|---------|------|
| VDD            | Supply voltage        | 2.7 | 3.6     | V    |
| T <sub>A</sub> | Operating temperature | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup> Junction-to-ambient thermal resistance | FDC2112 /<br>FDC2212 | FDC2214 /<br>FDC2214 |      |
|-----------------------|----------------------------------------------------------------------|----------------------|----------------------|------|
|                       | THERMAL METRIC(1)                                                    | DNT (WSON)           | RGH (WQFN)           | UNIT |
|                       |                                                                      | 12 PINS              | 16 PINS              |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance                               | 36.7                 | 35.6                 | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance                            | 36.2                 | 36.2                 | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance                                 | 14                   | 13.4                 | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter                           | 0.4                  | 0.4                  | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter                         | 14.2                 | 13.4                 | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                         | 3.5                  | 3.5                  | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.5 Electrical Characteristics

Unless otherwise specified, all limits ensured for  $T_A = 25$ °C, VDD = 3.3 V<sup>(1)</sup>

|                        | PARAMETER                                                    | TEST CONDITIONS (2)                                                               | MIN <sup>(3)</sup> | TYP <sup>(4)</sup> | MAX <sup>(3)</sup> | UNIT |
|------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|
| POWER                  |                                                              |                                                                                   |                    |                    |                    |      |
| $V_{DD}$               | Supply voltage                                               | $T_A = -40$ °C to 125°C                                                           | 2.7                |                    | 3.6                | V    |
| I <sub>DD</sub>        | Supply durrent (not including sensor current) <sup>(5)</sup> | CLKIN = 10MHz <sup>(6)</sup>                                                      |                    | 2.1                |                    | mA   |
| I <sub>DDSL</sub>      | Sleep mode supply current <sup>(5)</sup>                     |                                                                                   |                    | 35                 | 60                 | μΑ   |
| I <sub>SD</sub>        | Shutdown mode supply current <sup>(5)</sup>                  |                                                                                   |                    | 0.2                | 1                  | μΑ   |
| CAPACITIVE S           | SENSOR                                                       |                                                                                   |                    |                    | <u> </u>           |      |
| C <sub>SENSORMAX</sub> | Maximum sensor capacitance                                   | 1-mH inductor, 10-kHz oscillation                                                 |                    | 250                |                    | nF   |
| C <sub>IN</sub>        | Sensor pin parasitic capacitance                             |                                                                                   |                    | 4                  |                    | pF   |
| N <sub>BITS</sub>      | Number of bits                                               | FDC2112, FDC2114<br>RCOUNT ≥ 0x0400                                               |                    |                    | 12                 | bits |
|                        |                                                              | FDC2212, FDC2214<br>RCOUNT = 0xFFFF                                               |                    |                    | 28                 | bits |
| f <sub>CS</sub>        | Maximum channel sample rate                                  | FDC2112, FDC2114<br>single active channel continuous<br>conversion, SCL = 400 kHz |                    |                    | 13.3               | kSPS |
|                        |                                                              | FDC2212, FDC2214<br>single active channel continuous<br>conversion, SCL= 400 kHz  |                    |                    | 4.08               | kSPS |
| EXCITATION             |                                                              |                                                                                   |                    |                    | <u> </u>           |      |
| f <sub>SENSOR</sub>    | Sensor excitation frequency                                  | $T_A = -40$ °C to 125°C                                                           | 0.01               |                    | 10                 | MHz  |
| V <sub>SENSORMIN</sub> | Minimum sensor oscillation amplitude (pk) (7)                |                                                                                   |                    | 1.2                |                    | V    |
| V <sub>SENSORMAX</sub> | Maximum sensor oscillation amplitude (pk)                    |                                                                                   |                    | 1.8                |                    | V    |
| I <sub>SENSORMAX</sub> | Sensor maximum current drive                                 | HIGH_CURRENT_DRV = b0<br>DRIVE_CURRENT_CH0 = 0xF800                               |                    | 1.5                |                    | mA   |
|                        |                                                              | HIGH_CURRENT_DRV = b1<br>DRIVE_CURRENT_CH0 = 0xF800<br>Channel 0 only             |                    | 6                  |                    | mA   |

- Electrical Characteristics values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ . Absolute Maximum Ratings indicate junction temperature limits beyond which the device may be permanently degraded, either mechanically or electrically.
- Register values are represented as either binary (b is the prefix to the digits), or hexadecimal (0x is the prefix to the digits). Decimal values have no prefix.
- Limits are ensured by testing, design, or statistical analysis at 25°C. Limits over the operating temperature range are ensured through correlations using statistical quality control (SQC) method.
- Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and also depend on the application and configuration. The typical values are not tested and are not ensured on shipped production material.
- 12C read/write communication and pullup resistors current through SCL, SDA not included.
- Sensor capacitor: 1 layer, 20.9 x 13.9 mm, Bourns CMH322522-180KL sensor inductor with L=18 µH and 33 pF 1% COG/NP0 Target: Grounded aluminum plate (176 x 123 mm), Channel = Channel 0 (continuous mode) CLKIN = 40 MHz, CHx\_FIN\_SEL = b10, CHx\_FREF\_DIVIDER = b00 0000 0001 CH0\_RCOUNT = 0xFFFF, SETTLECOUNT\_CH0 = 0x0100, DRIVE\_CURRENT\_CH0 = 0x7800.

Lower V<sub>SENSORMIN</sub> oscillation amplitudes can be used, but will result in lower SNR.



# **Electrical Characteristics (continued)**

Unless otherwise specified, all limits ensured for  $T_A = 25$ °C, VDD = 3.3  $V^{(1)}$ 

|                           | PARAMETER                                                   | TEST CONDITIONS (2)                                 | MIN <sup>(3)</sup>  | TYP <sup>(4)</sup> | MAX <sup>(3)</sup>  | UNIT   |
|---------------------------|-------------------------------------------------------------|-----------------------------------------------------|---------------------|--------------------|---------------------|--------|
| MASTER CLOC               | K                                                           |                                                     |                     |                    |                     |        |
| f <sub>CLKIN</sub>        | External master clock input frequency (CLKIN)               | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | 2                   |                    | 40                  | MHz    |
| CLKIN <sub>DUTY_MIN</sub> | External master clock minimum acceptable duty cycle (CLKIN) |                                                     |                     | 40%                |                     |        |
| CLKIN <sub>DUTY_MAX</sub> | External master clock maximum acceptable duty cycle (CLKIN) |                                                     |                     | 60%                |                     |        |
| V <sub>CLKIN_LO</sub>     | CLKIN low voltage threshold                                 |                                                     |                     |                    | 0.3 V <sub>DD</sub> | V      |
| V <sub>CLKIN_HI</sub>     | CLKIN high voltage threshold                                |                                                     | $0.7 \times V_{DD}$ |                    |                     | V      |
| f <sub>INTCLK</sub>       | Internal master clock frequency range                       |                                                     | 35                  | 43.4               | 55                  | MHz    |
| T <sub>Cf_int_µ</sub>     | Internal master clock temperature coefficient mean          |                                                     |                     | -13                |                     | ppm/°C |

# 6.6 Timing Requirements

|                          |                                                                                             | MIN | NOM | MAX  | UNIT |
|--------------------------|---------------------------------------------------------------------------------------------|-----|-----|------|------|
| t <sub>SDWAKEUP</sub>    | Wake-up time from SD high-low transition to I2C readback                                    |     |     | 2    | ms   |
| t <sub>SLEEPWAKEUP</sub> | Wake-up time from sleep mode                                                                |     |     | 0.05 | ms   |
| t <sub>WD-TIMEOUT</sub>  | Sensor recovery time (after watchdog timeout)                                               |     | 5.2 |      | ms   |
| I2C TIMING C             | HARACTERISTICS                                                                              |     |     |      |      |
| f <sub>SCL</sub>         | Clock frequency                                                                             | 10  |     | 400  | kHz  |
| $t_{LOW}$                | Clock low time                                                                              | 1.3 |     |      | μs   |
| t <sub>HIGH</sub>        | Clock high time                                                                             | 0.6 |     |      | μs   |
| t <sub>HD;STA</sub>      | Hold time (repeated) START condition: after this period, the first clock pulse is generated | 0.6 |     |      | μs   |
| t <sub>SU;STA</sub>      | Setup time for a repeated START condition                                                   | 0.6 |     |      | μs   |
| t <sub>HD;DAT</sub>      | Data hold time                                                                              | 0   |     |      | μs   |
| t <sub>SU;DAT</sub>      | Data setup time                                                                             | 100 |     |      | ns   |
| t <sub>SU;STO</sub>      | Setup time for STOP condition                                                               | 0.6 |     |      | μs   |
| t <sub>BUF</sub>         | Bus free time between a STOP and START condition                                            | 1.3 |     |      | μs   |
| t <sub>VD;DAT</sub>      | Data valid time                                                                             |     |     | 0.9  | μs   |
| t <sub>VD;ACK</sub>      | Data valid acknowledge time                                                                 |     |     | 0.9  | μs   |
| t <sub>SP</sub>          | Pulse width of spikes that must be suppressed by the input filter <sup>(1)</sup>            |     |     | 50   | ns   |

<sup>(1)</sup> This parameter is specified by design and/or characterization and is not tested in production.



# 6.7 Switching Characteristics - I2C

Unless otherwise specified, all limits ensured for  $T_A$  = 25°C, VDD = 3.3 V

|                 | PARAMETER                              | TEST CONDITIONS | MIN                 | TYP MAX               | UNIT |
|-----------------|----------------------------------------|-----------------|---------------------|-----------------------|------|
| VOLTAGE         | LEVELS                                 |                 |                     |                       |      |
| V <sub>IH</sub> | Input high voltage                     |                 | $0.7 \times V_{DD}$ |                       | V    |
| $V_{IL}$        | Input low voltage                      |                 |                     | $0.3 \times V_{DD}$   | V    |
| V <sub>OL</sub> | Output low voltage (3 mA sink current) |                 |                     | 0.4                   | V    |
| HYS             | Hysteresis                             |                 |                     | 0.1 × V <sub>DD</sub> | V    |



Figure 1. I2C Timing



#### 6.8 Typical Characteristics

Common test conditions (unless specified otherwise): Sensor capacitor: 1 layer,  $20.9 \times 13.9$  mm, Bourns CMH322522-180KL sensor inductor with L = 18  $\mu$ H and 33 pF 1% COG/NP0 Target: Grounded aluminum plate (176  $\times$  123 mm), Channel = Channel 0 (continuous mode) CLKIN = 40 MHz, CHx\_FIN\_SEL = b01, CHx\_FREF\_DIVIDER = b00 0000 0001 CH0\_RCOUNT = 0xFFFF, SETTLECOUNT\_CH0 = 0x0100, DRIVE\_CURRENT\_CH0 = 0x7800.



# **Typical Characteristics (continued)**

Common test conditions (unless specified otherwise): Sensor capacitor: 1 layer,  $20.9 \times 13.9$  mm, Bourns CMH322522-180KL sensor inductor with L = 18  $\mu$ H and 33 pF 1% COG/NP0 Target: Grounded aluminum plate (176  $\times$  123 mm), Channel = Channel 0 (continuous mode) CLKIN = 40 MHz, CHx\_FIN\_SEL = b01, CHx\_FREF\_DIVIDER = b00 0000 0001 CH0\_RCOUNT = 0xFFFF, SETTLECOUNT\_CH0 = 0x0100, DRIVE\_CURRENT\_CH0 = 0x7800.





#### 7 Detailed Description

#### 7.1 Overview

The FDC2112, FDC2114, FDC2212, and FDC2214 are high-resolution, multichannel capacitance-to-digital converters for implementing capacitive sensing solutions. In contrast to traditional switched-capacitance architectures, the FDC2112, FDC2114, FDC2212, and FDC2214 employ an L-C resonator, also known as L-C tank, as a sensor. The narrow-band architecture allows unprecedented EMI immunity and greatly reduced noise floor when compared to other capacitive sensing solutions.

Using this approach, a change in capacitance of the L-C tank can be observed as a shift in the resonant frequency. Using this principle, the FDC is a capacitance-to-digital converter (FDC) that measures the oscillation frequency of an LC resonator. The device outputs a digital value that is proportional to frequency. This frequency measurement can be converted to an equivalent capacitance

#### 7.2 Functional Block Diagrams



Figure 10. Block Diagram for the FDC2112 and FDC2212



#### Functional Block Diagrams (continued)



Figure 11. Block Diagram for the FDC2114 and FDC2214

The FDC is composed of front-end resonant circuit drivers, followed by a multiplexer that sequences through the active channels, connecting them to the core that measures and digitizes the sensor frequency ( $f_{SENSOR}$ ). The core uses a reference frequency ( $f_{REF}$ ) to measure the sensor frequency.  $f_{REF}$  is derived from either an internal reference clock (oscillator), or an externally supplied clock. The digitized output for each channel is proportional to the ratio of  $f_{SENSOR}/f_{REF}$ . The I2C interface is used to support device configuration and to transmit the digitized frequency values to a host processor. The FDC can be placed in shutdown mode, saving current, using the SD pin. The INTB pin may be configured to notify the host of changes in system status.

#### 7.3 Feature Description

#### 7.3.1 Clocking Architecture

Figure 12 shows the clock dividers and multiplexers of the FDC.

#### **Feature Description (continued)**



Copyright © 2016, Texas Instruments Incorporated

(1) FDC2114 / FDC2214 only

Figure 12. Clocking Diagram

In Figure 12, the key clocks are  $f_{IN}$ ,  $f_{REF}$ , and  $f_{CLK}$ .  $f_{CLK}$  is selected from either the internal clock source or external clock source (CLKIN). The frequency measurement reference clock,  $f_{REF}$ , is derived from the  $f_{CLK}$  source. TI recommends that precision applications use an external master clock that offers the stability and accuracy requirements needed for the application. The internal oscillator may be used in applications that require low cost and do not require high precision. The  $f_{INx}$  clock is derived from sensor frequency for a channel x,  $f_{SENSORx}$ .  $f_{REFx}$  and  $f_{INx}$  must meet the requirements listed in Table 1, depending on whether  $f_{CLK}$  (master clock) is the internal or external clock.



#### **Feature Description (continued)**

**Table 1. Clock Configuration Requirements** 

| MODE <sup>(1)</sup> | CLKIN SOURCE                | VALID f <sub>REFx</sub><br>RANGE (MHz) | VALID f <sub>INX</sub><br>RANGE | SET CHx_FIN_SEL to (2)                                                                                                                         | SET<br>CHx_SETTLECO<br>UNT to | SET<br>CHx_RCOUNT to |
|---------------------|-----------------------------|----------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|
| Multi-channel       | Internal                    | f <sub>REFx</sub> ≤ 55                 |                                 | Differential sensor                                                                                                                            |                               |                      |
|                     | External                    | f <sub>REFx</sub> ≤ 40                 |                                 | configuration:<br>b01: 0.01MHz to                                                                                                              |                               |                      |
| Single-channel      | Either external or internal | f <sub>REFx</sub> ≤ 35                 | < f <sub>REFx</sub> /4          | 8.75MHz (divide by 1)<br>b10: 5MHz to 10MHz<br>(divide by 2)<br>Single-ended sensor<br>configuration<br>b10: 0.01MHz to<br>10MHz (divide by 2) | >3                            | > 8                  |

<sup>(1)</sup> Channels 2 and 3 are only available for FDC2114 and FDC2214.

Table 2 shows the clock configuration registers for all channels.

**Table 2. Clock Configuration Registers** 

| CHANNEL <sup>(1)</sup> | CLOCK                                     | REGISTER                          | FIELD [ BIT(S) ]       | VALUE                                                                                                       |
|------------------------|-------------------------------------------|-----------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------|
| All                    | f <sub>CLK</sub> = Master<br>Clock Source | CONFIG, addr<br>0x1A              | REF_CLK_SRC [9]        | b0 = internal oscillator is used as the master clock b1 = external clock source is used as the master clock |
| 0                      | f <sub>REF0</sub>                         | CLOCK_DIVIDER<br>S_CH0, addr 0x14 | CH0_FREF_DIVIDER [9:0] | f <sub>REF0</sub> = f <sub>CLK</sub> / CH0_FREF_DIVIDER                                                     |
| 1                      | f <sub>REF1</sub>                         | CLOCK_DIVIDER<br>S_CH1, addr 0x15 | CH1_FREF_DIVIDER [9:0] | f <sub>REF1</sub> = f <sub>CLK</sub> / CH1_FREF_DIVIDER                                                     |
| 2                      | f <sub>REF2</sub>                         | CLOCK_DIVIDER<br>S_CH2, addr 0x16 | CH2_FREF_DIVIDER [9:0] | $f_{REF2} = f_{CLK} / CH2\_FREF\_DIVIDER$                                                                   |
| 3                      | f <sub>REF3</sub>                         | CLOCK_DIVIDER<br>S_CH3, addr 0x17 | CH3_FREF_DIVIDER [9:0] | f <sub>REF3</sub> = f <sub>CLK</sub> / CH3_FREF_DIVIDER                                                     |
| 0                      | f <sub>INO</sub>                          | CLOCK_DIVIDER<br>S_CH0, addr 0x14 | CH0_FIN_SEL [13:12]    | f <sub>IN0</sub> = f <sub>SENSOR0</sub> / CH0_FIN_SEL                                                       |
| 1                      | f <sub>IN1</sub>                          | CLOCK_DIVIDER<br>S_CH1, addr 0x15 | CH1_FIN_SEL [13:12]    | f <sub>IN1</sub> = f <sub>SENSOR1</sub> / CH1_FIN_SEL                                                       |
| 2                      | f <sub>IN2</sub>                          | CLOCK_DIVIDER<br>S_CH2, addr 0x16 | CH2_FIN_SEL [13:12]    | f <sub>IN2</sub> = f <sub>SENSOR2</sub> / CH2_FIN_SEL                                                       |
| 3                      | f <sub>IN3</sub>                          | CLOCK_DIVIDER<br>S_CH3, addr 0x17 | CH3_FIN_SEL [13:12]    | f <sub>IN3</sub> = f <sub>SENSOR3</sub> / CH3_FIN_SEL                                                       |

<sup>(1)</sup> Channels 2 and 3 are only available for FDC2114 and FDC2214

#### 7.3.2 Multi-Channel and Single-Channel Operation

The multi-channel package of the FDC enables the user to save board space and support flexible system design. For example, temperature drift can often cause a shift in component values, resulting in a shift in resonant frequency of the sensor. Using a second sensor as a reference provides the capability to cancel out a temperature shift. When operated in multi-channel mode, the FDC sequentially samples the active channels. In single-channel mode, the FDC samples a single channel, which is selectable. Table 3 shows the registers and values that are used to configure either multi-channel or single-channel modes.

<sup>(2)</sup> Refer to Sensor Configuration for information on differential and single-ended sensor configurations.



#### Table 3. Single- and Multi-Channel Configuration Registers

| MODE                 | REGISTER             | FIELD [ BIT(S) ]    | VALUE                                                   |
|----------------------|----------------------|---------------------|---------------------------------------------------------|
|                      |                      |                     | 00 = chan 0                                             |
|                      | CONFIG, addr 0x1A    | ACTIVE_CHAN [15:14] | 01 = chan 1                                             |
| Single channel       |                      | ACTIVE_CHAN [15.14] | 10 = chan 2                                             |
| e.i.g.e e.i.a.i.i.e. |                      |                     | 11 = chan 3                                             |
|                      | MUX_CONFIG addr 0x1B | AUTOSCAN_EN [15]    | 0 = continuous conversion on a single channel (default) |
|                      | MUX_CONFIG addr 0x1B | AUTOSCAN_EN [15]    | 1 = continuous conversion on multiple channels          |
| Multi-channel        |                      |                     | 00 = Ch0, Ch 1                                          |
|                      | MUX_CONFIG addr 0x1B | RR_SEQUENCE [14:13] | 01 = Ch0, Ch 1, Ch 2                                    |
|                      |                      |                     | 10 = Ch0, CH1, Ch2, Ch3                                 |

The digitized sensor measurement for each channel (DATAx) represents the ratio of the sensor frequency to the reference frequency.

The data output (DATAx) of the FDC2112 and FDC2114 is expressed as the 12 MSBs of a 16-bit result:

$$DATA_{x} = \frac{f_{SENSORx} * 2^{12}}{f_{REFx}}$$
 (1)

The data output (DATAx) of the FDC2212 and FDC2214 is expressed as:

$$DATA_{x} = \frac{f_{SENSORx} * 2^{28}}{f_{REFx}}$$
 (2)

Table 4 lists the registers that contain the fixed point sample values for each channel.

#### **Table 4. Sample Data Registers**

| CHANNEL <sup>(1)</sup> | REGISTER (2)            | FIELD NAME [ BITS(S) ] AND<br>VALUE (FDC2112, FDC2114)                                        | FIELD NAME [ BITS(S) ] AND VALUE<br>(FDC2212, FDC2214) <sup>(3)(4)</sup> |
|------------------------|-------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| 0                      | DATA_CH0, addr 0x00     | DATA0 [11:0]: 12 bits of the 16 bit conversion result. 0x000 = under range 0xfff = over range | DATA0 [27:16]:<br>12 MSBs of the 28 bit conversion result                |
|                        | DATA_LSB_CH0, addr 0x01 | Not applicable                                                                                | DATA0 [15:0]:<br>16 LSBs of the 28 bit conversion result                 |
| 1                      | DATA_CH1, addr 0x02     | DATA1 [11:0]: 12 bits of the 16 bit conversion result. 0x000 = under range 0xfff = over range | DATA1 [27:16]:<br>12 MSBs of the 28 bit conversion result                |
|                        | DATA_LSB_CH1, addr 0x03 | Not applicable                                                                                | DATA1 [15:0]:<br>16 LSBs of the 28 bit conversion result                 |
| 2                      | DATA_CH2, addr 0x04     | DATA2 [11:0]: 12 bits of the 16 bit conversion result. 0x000 = under range 0xfff = over range | DATA2 [27:16]:<br>12 MSBs of the 28 bit conversion result                |
|                        | DATA_LSB_CH2, addr 0x05 | Not applicable                                                                                | DATA2 [15:0]:<br>16 LSBs of the 28 bit conversion result                 |

<sup>(1)</sup> Channels 2 and 3 are only available for FDC2114 and FDC2214.

The DATA\_CHx.DATAx register must always be read first, followed by the DATA\_LSB\_ CHx.DATAx register of the same channel to ensure data coherency.

A DATA value of 0x0000000 = under range for FDC2212/FDC2214.

A DATA value of 0xFFFFFFF = over range for FDC2212/FDC2214. (4)



#### Table 4. Sample Data Registers (continued)

| CHANNEL <sup>(1)</sup> | REGISTER <sup>(2)</sup> | FIELD NAME [ BITS(S) ] AND<br>VALUE (FDC2112, FDC2114)                                        | FIELD NAME [ BITS(S) ] AND VALUE<br>(FDC2212, FDC2214) <sup>(3)(4)</sup> |
|------------------------|-------------------------|-----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|
| 3                      | DATA_CH3, addr 0x06     | DATA3 [11:0]: 12 bits of the 16 bit conversion result. 0x000 = under range 0xfff = over range | DATA3 [27:16]:<br>12 MSBs of the 28 bit conversion result                |
|                        | DATA_LSB_CH3, addr 0x07 | Not applicable                                                                                | DATA3 [15:0]:<br>16 LSBs of the 28 bit conversion result                 |

When the FDC sequences through the channels in multi-channel mode, the dwell time interval for each channel is the sum of three parts:

- 1. sensor activation time
- 2. conversion time
- 3. channel switch delay

The sensor activation time is the amount of settling time required for the sensor oscillation to stabilize, as shown in Figure 13. The settling wait time is programmable and should be set to a value that is long enough to allow stable oscillation. The settling wait time for channel x is given by:

$$t_{SX} = (CHX\_SETTLECOUNT^{X}16)/f_{REFX}$$
 (3)

Table 5 illustrates the registers and values for configuring the settling time for each channel.



Figure 13. Multi-channel Mode Sequencing



Figure 14. Single-channel Mode Sequencing



# Table 5. Settling Time Register Configuration

| CHANNEL <sup>(1)</sup> | REGISTER                   | FIELD                  | CONVERSION TIME <sup>(2)</sup>         |
|------------------------|----------------------------|------------------------|----------------------------------------|
| 0                      | SETTLECOUNT_CH0, addr 0x10 | CH0_SETTLECOUNT [15:0] | (CH0_SETTLECOUNT*16)/f <sub>REF0</sub> |
| 1                      | SETTLECOUNT_CH1, addr 0x11 | CH1_SETTLECOUNT [15:0] | (CH1_SETTLECOUNT*16)/f <sub>REF1</sub> |
| 2                      | SETTLECOUNT_CH2, addr 0x12 | CH2_SETTLECOUNT [15:0] | (CH2_SETTLECOUNT*16)/f <sub>REF2</sub> |
| 3                      | SETTLECOUNT_CH3, addr 0x13 | CH3_SETTLECOUNT [15:0] | (CH3_SETTLECOUNT*16)/f <sub>REF3</sub> |

- Channels 2 and 3 are available only in the FDC2114 and FDC2214.
- f<sub>REFx</sub> is the reference frequency configured for the channel.

The SETTLECOUNT for any channel x must satisfy:

CHx\_SETTLECOUNT >  $V_{DK} \times f_{REFx} \times C \times \pi^2 / (32 \times IDRIVE_X)$ 

#### where

- V<sub>pk</sub> = Peak oscillation amplitude at the programmed IDRIVE setting
- f<sub>REEx</sub> = Reference frequency for Channel x
- C = sensor capacitance including parasitic PCB capacitance
- IDRIVE<sub>x</sub> = setting programmed into the IDRIVE register in amps

ISTRUMENTS

Round the result to the next highest integer (for example, if Equation 4 recommends a minimum value of 6.08, program the register to 7 or higher).

The conversion time represents the number of reference clock cycles used to measure the sensor frequency. It is set by the CHx RCOUNT register for the channel. The conversion time for any channel x is:

$$t_{Cx} = (CHx\_RCOUNT \times 16 + 4) / f_{REFx}$$
(5)

The reference count value must be chosen to support the required number of effective bits (ENOB). For example, if an ENOB of 13 bits is required, then a minimum conversion time of  $2^{13} = 8192$  clock cycles is required. 8192 clock cycles correspond to a CHx RCOUNT value of 0x0200.

Table 6. Conversion Time Configuration Registers, Channels 0 - 3<sup>(1)</sup>

| CHANNEL | REGISTER              | FIELD [ BIT(S) ]  | CONVERSION TIME                     |
|---------|-----------------------|-------------------|-------------------------------------|
| 0       | RCOUNT_CH0, addr 0x08 | CH0_RCOUNT [15:0] | (CH0_RCOUNT × 16)/ $f_{REF0}$       |
| 1       | RCOUNT_CH1, addr 0x09 | CH1_RCOUNT [15:0] | (CH1_RCOUNT × 16)/f <sub>REF1</sub> |
| 2       | RCOUNT_CH2, addr 0x0A | CH2_RCOUNT [15:0] | (CH2_RCOUNT × 16)/f <sub>REF2</sub> |
| 3       | RCOUNT_CH3, addr 0x0B | CH3_RCOUNT [15:0] | (CH3_RCOUNT × 16)/f <sub>REF3</sub> |

<sup>(1)</sup> Channels 2 and 3 are available only for FDC2114 and FDC2214.

The typical channel switch delay time between the end of conversion and the beginning of sensor activation of the subsequent channel is:

Channel Switch Delay = 
$$692 \text{ ns} + 5 / f_{\text{ref}}$$
 (6)

The deterministic conversion time of the FDC allows data polling at a fixed interval. For example, if the programmed SETTLECOUNT is 128 F<sub>RFF</sub> cycles (SETTLECOUNT = 0x0008) and RCOUNT is 512 F<sub>RFF</sub> cycles (RCOUNT=0x0020), then one conversion takes 3.2 ms (sensor-activation time) + 12.8ms (conversion time) + 0.8µs (channel-switch delay) = 16.0 ms per channel. If the FDC is configured for dual-channel operation by setting AUTOSCAN\_EN = 1 and RR\_SEQUENCE = 00, then one full set of conversion results will be available from the data registers every 32 ms.

A data ready flag (DRDY) is also available for interrupt driven system designs (see the STATUS register description in Register Maps).

#### 7.3.2.1 Gain and Offset (FDC2112, FDC2114 only)

The FDC2112 and FDC2114 have internal 16-bit data converters, but the standard conversion output word width is only 12 bits; therefore only 12 of the 16 bits are available from the data registers. By default, the gain feature is disabled and the DATA registers contain the 12 MSBs of the 16-bit word. However, it is possible to shift the data output by up to 4 bits. Figure 15 shows the segment of the 16-bit sample that is reported for each possible gain settina.

Submit Documentation Feedback





Figure 15. Conversion Data Output Gain

For systems in which the sensor signal variation is less than 25% of the full-scale range, the FDC can report conversion results with higher resolution by setting the output gain. the output gain is applied to all device channels. An output gain can be used to apply a 2-bit, 3-bit, or 4-bit shift to the output code for all channels, allowing access to the 4 LSBs of the original 16-bit result. The MSBs of the sample are shifted out when a gain is applied. Do not use the output gain if the MSBs of any active channel are toggling, as the MSBs for that channel will be lost when gain is applied.

**Example**: If the conversion result for a channel is 0x07A3, with OUTPUT\_GAIN = 0x0, the reported output code is 0x07A. If OUTPUT\_GAIN is set to 0x3 in the same condition, then the reported output code is 0x7A3. The original 4 MSBs (0x0) are no longer accessible.

|                        |                 | •                      | • ,                                  | • •                            |                  |
|------------------------|-----------------|------------------------|--------------------------------------|--------------------------------|------------------|
| CHANNEL <sup>(1)</sup> | REGISTER        | FIELD [ BIT(S) ]       | VALUES                               | EFFECTIVE<br>RESOLUTION (BITS) | OUTPUT RANGE     |
|                        |                 | OUTPUT_GAIN [<br>10:9] | 00 (default): Gain =1 (0 bits shift) | 12                             | 100% full scale  |
| All                    | RESET_DEV, addr |                        | 01: Gain = 4 (2 bits left shift)     | 14                             | 25% full scale   |
| All                    | 0x1C 10         |                        | 10: Gain = 8 (3 bits left shift)     | 15                             | 12.5% full scale |
|                        |                 |                        | 11 : Gain = 16 (4 bits left shift)   | 16                             | 6.25% full scale |

Table 7. Output Gain Register (FDC2112 and FDC2114 only)

#### (1) Channels 2 and 3 are available for FDC2114 only.

An offset value may be subtracted from each DATA value to compensate for a frequency offset or maximize the dynamic range of the sample data. The offset values should be  $< f_{SENSORx\_MIN} / f_{REFx}$ . Otherwise, the offset might be so large that it masks the LSBs which are changing.



(9)

#### Table 8. Frequency Offset Registers

| CHANNEL <sup>(1)</sup> | REGISTER              | FIELD [ BIT(S) ]    | VALUE                                                                     |
|------------------------|-----------------------|---------------------|---------------------------------------------------------------------------|
| 0                      | OFFSET_CH0, addr 0x0C | CH0_OFFSET [ 15:0 ] | $f_{OFFSET0} = CH0_OFFSET \times (f_{REF0}/2^{16})$                       |
| 1                      | OFFSET_CH1, addr 0x0D | CH1_OFFSET [ 15:0 ] | $f_{OFFSET1} = CH1_OFFSET \times (f_{REF1}/2^{16})$                       |
| 2                      | OFFSET_CH2, addr 0x0E | CH2_OFFSET [ 15:0 ] | $f_{OFFSET2} = CH2\_OFFSET \times (f_{REF2}/2^{16})$                      |
| 3                      | OFFSET_CH3, addr 0x0F | CH3_OFFSET [ 15:0 ] | f <sub>OFFSET3</sub> = CH3_OFFSET × (f <sub>REF3</sub> /2 <sup>16</sup> ) |

(1) Channels 2 and 3 are only available for FDC2114 and FDC2214.

The sensor capacitance C<sub>SENSE</sub> of a differential sensor configuration can be determined by:

$$C_{SENSOR} = \frac{1}{L * (2\pi * f_{SENSORx})^2} - C$$

where

The FDC2112 and FDC2114 sensor frequency f<sub>SENSORx</sub> can be determined by:

$$f_{\mathsf{SENSORx}} = \mathsf{CHx\_FIN\_SEL} * f_{\mathsf{REFx}} * \left( \frac{\mathsf{DATAx}}{2^{(12 + \mathsf{OUTPUT\_GAIN})}} + \frac{\mathsf{CHx}_{\mathsf{OFFSET}}}{2^{16}} \right)$$

where

- DATAx = Conversion result from the DATA\_CHx register
- CHx\_OFFSET = Offset value set in the OFFSET\_CHx register
- OUTPUT\_GAIN = output multiplication factor set in the RESET\_DEVICE.OUTPUT\_GAIN register

The FDC2212 and FDC2214 sensor frequency f<sub>SENSORx</sub> can be determined by:

$$f_{\text{SENSORx}} = \frac{\text{CHx\_FIN\_SEL} * f_{\text{REFx}} * \text{DATAx}}{2^{28}}$$
(FDC2212, FDC2214)

where

DATAx = Conversion result from the DATA\_CHx register



#### 7.3.3 Current Drive Control Registers

The registers listed in Table 9 are used to control the sensor drive current. The recommendations listed in the last column of the table should be followed.

**Table 9. Current Drive Control Registers** 

| CHANNEL <sup>(1)</sup> | REGISTER                     | FIELD ( BIT/6) 1         | VALUE                                                                                                                                                           |
|------------------------|------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CHANNEL                | REGISTER                     | FIELD [ BIT(S) ]         | VALUE                                                                                                                                                           |
| All                    | CONFIG, addr 0x1A            | SENSOR_ACTIVATE_SEL [11] | Sets current drive for sensor activation.<br>Recommended value is b0 (full current<br>mode).                                                                    |
| 0                      | CONFIG, addr 0x1A            | HIGH_CURRENT_DRV [6]     | b0 = normal current drive (1.5 mA)<br>b1 = Increased current drive (> 1.5 mA)<br>for Ch 0 in single channel mode only.<br>Cannot be used in multi-channel mode. |
| 0                      | DRIVE_CURRENT_CH0, addr 0x1E | CH0_IDRIVE [15:11]       | Drive current used during the settling and conversion time for Ch. 0. Set such that 1.2 V ≤ sensor oscillation amplitude (pk) ≤ 1.8 V                           |
| 1                      | DRIVE_CURRENT_CH1, addr 0x1F | CH1_IDRIVE [15:11]       | Drive current used during the settling and conversion time for Ch. 1. Set such that 1.2 V ≤ sensor oscillation amplitude (pk) ≤ 1.8 V                           |
| 2                      | DRIVE_CURRENT_CH2, addr 0x20 | CH2_IDRIVE [15:11]       | Drive current used during the settling and conversion time for Ch. 2. Set such that 1.2 V ≤ sensor oscillation amplitude (pk) ≤ 1.8 V                           |
| 3                      | DRIVE_CURRENT_CH3, addr 0x21 | CH3_IDRIVE [15:11]       | Drive current used during the settling and conversion time for Ch. 3 . Set such that 1.2 V ≤ sensor oscillation amplitude (pk) ≤ 1.8 V                          |

<sup>(1)</sup> Channels 2 and 3 are available for FDC2114 and FDC2214 only.

The CHx\_IDRIVE field should be programmed such that the sensor oscillates at an amplitude between 1.2 Vpk ( $V_{SENSORMIN}$ ) and 1.8 Vpk ( $V_{SENSORMAX}$ ). An IDRIVE value of 00000 corresponds to 16  $\mu$ A, and IDRIVE = b11111 corresponds to 1563  $\mu$ A.

A high sensor current drive mode can be enabled to drive sensor coils with > 1.5mA on channel 0, only in single channel mode. This feature can be used when the sensor minimum recommended oscillation amplitude of 1.2V cannot be achieved with the highest IDRIVE setting. Set the HIGH\_CURRENT\_DRV register bit to b1 to enable this mode.

#### 7.3.4 Device Status Registers

The registers listed in Table 10 may be used to read device status.

Table 10. Status Registers

| CHANNEL <sup>(1)</sup> | REGISTER                 | FIELDS [ BIT(S) ]                                                            | VALUES                                                                               |
|------------------------|--------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| All                    | STATUS, addr 0x18        | 12 fields are available that contain various status bits [ 15:0 ]            | Refer to <i>Register Maps</i> for a description of the individual status bits.       |
| All                    | STATUS_CONFIG, addr 0x19 | 12 fields are available that are used to configure status reporting [ 15:0 ] | Refer to Register Maps for a description of the individual error configuration bits. |

<sup>(1)</sup> Channels 2 and 3 are available for FDC2114 and FDC2114 only.

See the STATUS and STATUS\_CONFIG register description in *Register Maps*. These registers can be configured to trigger an interrupt on the INTB pin for certain events. The following conditions must be met:

- 1. The error or status register must be unmasked by enabling the appropriate register bit in the STATUS\_CONFIG register
- 2. The INTB function must be enabled by setting CONFIG.INTB\_DIS to 0



When a bit field in the STATUS register is set, the entire STATUS register content is held until read or until the DATA\_CHx register is read. Reading also de-asserts INTB.

Interrupts are cleared by one of the following events:

- 1. Entering sleep mode
- 2. Power-on reset (POR)
- 3. Device enters shutdown mode (SD is asserted)
- 4. S/W reset
- 5. I2C read of the STATUS register: Reading the STATUS register clears any error status bit set in STATUS along with the ERR CHAN field and de-assert INTB

Setting register CONFIG.INTB\_DIS to b1 disables the INTB function and holds the INTB pin high.

#### 7.3.5 Input Deglitch Filter

The input deglitch filter suppresses EMI and ringing above the sensor frequency. It does not impact the conversion result as long as its bandwidth is configured to be above the maximum sensor frequency. The input deglitch filter can be configured in MUX\_CONFIG.DEGLITCH register field as shown in Table 11. For optimal performance, TI recommends selection of the lowest setting that exceeds the sensor oscillation frequency. For example, if the maximum sensor frequency is 2 MHz, choose MUX\_CONFIG.DEGLITCH = b100 (3.3 MHz).

MUX\_CONFIG.DEGLITCH (addr 0x1B) REGISTER CHANNEL<sup>(1)</sup> **DEGLITCH FREQUENCY** VALUE ALL 001 1 MHz ALL 100 3.3 MHz ALL 101 10 MHz ALL 011 33 MHz

Table 11. Input Deglitch Filter Register

#### 7.4 Device Functional Modes

#### 7.4.1 Start-Up Mode

When the FDC powers up, it enters into sleep mode and waits for configuration. Once the device is configured, exit sleep mode by setting CONFIG.SLEEP MODE EN to b0.

TI recommends configuring the FDC while in sleep mode. If a setting on the FDC needs to be changed, return the device to sleep mode, change the appropriate register, and then exit sleep mode.

#### 7.4.2 Normal (Conversion) Mode

When operating in the normal (conversion) mode, the FDC is periodically sampling the frequency of the sensor(s) and generating sample outputs for the active channel(s).

#### 7.4.3 Sleep Mode

Sleep mode is entered by setting the CONFIG.SLEEP\_MODE\_EN register field to 1. While in this mode, the device configuration is maintained. To exit sleep mode, set the CONFIG.SLEEP\_MODE\_EN register field to 0. After setting CONFIG.SLEEP\_MODE\_EN to b0, sensor activation for the first conversion begins after 16,384 f<sub>INT</sub> clock cycles. While in sleep mode the I2C interface is functional so that register reads and writes can be performed. While in sleep mode, no conversions are performed. In addition, entering sleep mode will clear conversion results, any error condition, and de-assert the INTB pin.

#### 7.4.4 Shutdown Mode

When the SD pin is set to high, the FDC enters shutdown mode. Shutdown mode is the lowest power state. To exit shutdown mode, set the SD pin to low. Entering shutdown mode returns all registers to their default state.

20

<sup>(1)</sup> Channels 2 and 3 are available for FDC2114 / FDC2214 only.



#### **Device Functional Modes (continued)**

While in shutdown mode, no conversions are performed. In addition, entering shutdown mode clears any error condition and de-assert the INTB pin. While the device is in shutdown mode, is not possible to read to or write from the device via the I2C interface.

#### 7.4.4.1 Reset

The FDC can be reset by writing to RESET\_DEV.RESET\_DEV. Any active conversion stops, and all register values return to their default value. This register bit always returns 0b when read.

#### 7.5 Programming

The FDC device uses an I2C interface to access control and data registers.

#### 7.5.1 I2C Interface Specifications

The FDC uses an extended start sequence with I2C for register access. The maximum speed of the I2C interface is 400 kbit/s. This sequence follows the standard I2C 7-bit slave address followed by an 8-bit pointer register byte to set the register address. When the ADDR pin is set low, the FDC I2C address is 0x2A; when the ADDR pin is set high, the FDC I2C address is 0x2B. The ADDR pin must not change state after the FDC exits Shutdown Mode.



Figure 16. I2C Write Register Sequence



Figure 17. I2C Read Register Sequence



#### 7.6 Register Maps

#### 7.6.1 Register List

Fields indicated with Reserved must be written only with indicated values, otherwise improper device operation may occur. The R/W column indicates the Read-Write status of the corresponding field. A 'R/W' entry indicates read and write capability, a 'R' indicates read-only, and a 'W' indicates write-only.

Figure 18. Register List

| ADDRESS | NAME               | DEFAULT VALUE | DESCRIPTION                                                                                        |  |
|---------|--------------------|---------------|----------------------------------------------------------------------------------------------------|--|
| 0x00    | DATA_CH0           | 0x0000        | Channel 0 Conversion Result and status (FDC2112 / FDC2114 only)                                    |  |
|         |                    | 0x0000        | Channel 0 MSB Conversion Result and status (FDC2212 / FDC2214 only)                                |  |
| 0x01    | DATA_LSB_CH0       | 0x0000        | Channel 0 LSB Conversion Result. Must be read after Register address 0x00 (FDC2212 / FDC2214 only) |  |
| 0x02    | DATA_CH1           | 0x0000        | Channel 1 Conversion Result and status (FDC2112 / FDC2114 only)                                    |  |
|         |                    | 0x0000        | Channel 1 MSB Conversion Result and status (FDC2212 / FDC2214 only)                                |  |
| 0x03    | DATA_LSB_CH1       | 0x0000        | Channel 1 LSB Conversion Result. Must be read after Register address 0x02 (FDC2212 / FDC2214 only) |  |
| 0x04    | DATA_CH2           | 0x0000        | Channel 2 Conversion Result and status (FDC2114 only)                                              |  |
|         |                    | 0x0000        | Channel 2 MSB Conversion Result and status (FDC2214 only)                                          |  |
| 0x05    | DATA_LSB_CH2       | 0x0000        | Channel 2 LSB Conversion Result. Must be read after Register address 0x04 (FDC2214 only)           |  |
| 0x06    | DATA_CH3           | 0x0000        | Channel 3 Conversion Result and status (FDC2114 only)                                              |  |
|         |                    | 0x0000        | Channel 3 MSB Conversion Result and status (FDC2214 only)                                          |  |
| 0x07    | DATA_LSB_CH3       | 0x0000        | Channel 3 LSB Conversion Result. Must be read after Register address 0x06 (FDC2214 only)           |  |
| 0x08    | RCOUNT_CH0         | 0x0080        | Reference Count setting for Channel 0                                                              |  |
| 0x09    | RCOUNT_CH1         | 0x0080        | Reference Count setting for Channel 1                                                              |  |
| 0x0A    | RCOUNT_CH2         | 0x0080        | Reference Count setting for Channel 2 (FDC2114 / FDC2214 only)                                     |  |
| 0x0B    | RCOUNT_CH3         | 0x0080        | Reference Count setting for Channel 3 (FDC2114 / FDC2214 only)                                     |  |
| 0x0C    | OFFSET_CH0         | 0x0000        | Offset value for Channel 0 (FDC2112 / FDC2114 only)                                                |  |
| 0x0D    | OFFSET_CH1         | 0x0000        | Offset value for Channel 1 (FDC2112 / FDC2114 only)                                                |  |
| 0x0E    | OFFSET_CH2         | 0x0000        | Offset value for Channel 2 (FDC2114 only)                                                          |  |
| 0x0F    | OFFSET_CH3         | 0x0000        | Offset value for Channel 3 (FDC2114 only)                                                          |  |
| 0x10    | SETTLECOUNT_CH0    | 0x0000        | Channel 0 Settling Reference Count                                                                 |  |
| 0x11    | SETTLECOUNT_CH1    | 0x0000        | Channel 1 Settling Reference Count                                                                 |  |
| 0x12    | SETTLECOUNT_CH2    | 0x0000        | Channel 2 Settling Reference Count (FDC2114 / FDC2214 only)                                        |  |
| 0x13    | SETTLECOUNT_CH3    | 0x0000        | Channel 3 Settling Reference Count (FDC2114 / FDC2214 only)                                        |  |
| 0x14    | CLOCK_DIVIDERS_CH0 | 0x0000        | Reference divider settings for Channel 0                                                           |  |
| 0x15    | CLOCK_DIVIDERS_CH1 | 0x0000        | Reference divider settings for Channel 1                                                           |  |
| 0x16    | CLOCK_DIVIDERS_CH2 | 0x0000        | Reference divider settings for Channel 2 (FDC2114 / FDC2214 only)                                  |  |
| 0x17    | CLOCK_DIVIDERS_CH3 | 0x0000        | Reference divider settings for Channel 3 (FDC2114 / FDC2214 only)                                  |  |
| 0x18    | STATUS             | 0x0000        | Device Status Reporting                                                                            |  |
| 0x19    | STATUS_CONFIG      | 0x0000        | Device Status Reporting Configuration                                                              |  |
| 0x1A    | CONFIG             | 0x2801        | Conversion Configuration                                                                           |  |
| 0x1B    | MUX_CONFIG         | 0x020F        | Channel Multiplexing Configuration                                                                 |  |
| 0x1C    | RESET_DEV          | 0x0000        | Reset Device                                                                                       |  |
| 0x1E    | DRIVE_CURRENT_CH0  | 0x0000        | Channel 0 sensor current drive configuration                                                       |  |
| 0x1F    | DRIVE_CURRENT_CH1  | 0x0000        | Channel 1 sensor current drive configuration                                                       |  |
| 0x20    | DRIVE_CURRENT_CH2  | 0x0000        | Channel 2 sensor current drive configuration (FDC2114 / FDC2214 only)                              |  |
| 0x21    | DRIVE_CURRENT_CH3  | 0x0000        | Channel 3 sensor current drive configuration (FDC2114 / FDC2214 only)                              |  |
| 0x7E    | MANUFACTURER_ID    | 0x5449        | Manufacturer ID                                                                                    |  |
| 0x7F    | DEVICE_ID          | 0x3054        | Device ID (FDC2112, FDC2114 only)                                                                  |  |
|         |                    | 0x3055        | Device ID (FDC2212, FDC2214 only)                                                                  |  |



#### 7.6.2 Address 0x00, DATA\_CH0

#### Figure 19. Address 0x00, DATA\_CH0

| 15   | 14    | 13         | 12         | 11 | 10  | 9  | 8 |
|------|-------|------------|------------|----|-----|----|---|
| RESE | RVED  | CH0_ERR_WD | CH0_ERR_AW |    | DAT | A0 |   |
| 7    | 6     | 5          | 4          | 3  | 2   | 1  | 0 |
|      | DATA0 |            |            |    |     |    |   |

#### Table 12. Address 0x00, DATA\_CH0 Field Descriptions

| Bit   | Field                                    | Туре | Reset | Description                                                                   |
|-------|------------------------------------------|------|-------|-------------------------------------------------------------------------------|
| 15:14 | RESERVED                                 | R    | 00    | Reserved.                                                                     |
| 13    | CH0_ERR_WD                               | R    | 0     | Channel 0 Conversion Watchdog Timeout Error Flag. Cleared by reading the bit. |
| 12    | CH0_ERR_AW                               | R    | 0     | Channel 0 Amplitude Warning. Cleared by reading the bit.                      |
| 11:0  | DATA0 (FDC2112 / FDC2114 only)           | R    |       | Channel 0 Conversion Result                                                   |
|       | DATA0[27:16] (FDC2212 /<br>FDC2214 only) |      | 0000  |                                                                               |

#### 7.6.3 Address 0x01, DATA\_LSB\_CH0 (FDC2212 / FDC2214 only)

#### Figure 20. Address 0x01, DATA\_LSB\_CH0

| 15  | 14    | 13 | 12  | 11 | 10 | 9 | 8 |
|-----|-------|----|-----|----|----|---|---|
|     |       |    | DAT | A0 |    |   |   |
| 7   | 0     | -  | 4   | -  | 0  | 4 | 0 |
| - / | ь     | 5  | 4   | 3  | 2  | 1 | 0 |
|     | DATA0 |    |     |    |    |   |   |

#### Table 13. Address 0x01, DATA\_CH0 Field Descriptions

| Bit  | Field       | Туре | Reset             | Description                 |
|------|-------------|------|-------------------|-----------------------------|
| 15:0 | DATA0[15:0] | R    | 0000 0000<br>0000 | Channel 0 Conversion Result |

# 7.6.4 Address 0x02, DATA\_CH1

#### Figure 21. Address 0x02, DATA\_CH1

| 15    | 14   | 13         | 12         | 11 | 10  | 9  | 8 |
|-------|------|------------|------------|----|-----|----|---|
| RESE  | RVED | CH1_ERR_WD | CH1_ERR_AW |    | DAT | A1 |   |
| 7     | 6    | 5          | 4          | 3  | 2   | 1  | 0 |
| DATA1 |      |            |            |    |     |    |   |

#### Table 14. Address 0x02, DATA\_CH1 Field Descriptions

| Bit   | Field                                    | Туре | Reset | Description                                                                   |
|-------|------------------------------------------|------|-------|-------------------------------------------------------------------------------|
| 15:14 | RESERVED                                 | R    | 00    | Reserved.                                                                     |
| 13    | CH1_ERR_WD                               | R    | 0     | Channel 1 Conversion Watchdog Timeout Error Flag. Cleared by reading the bit. |
| 12    | CH1_ERR_AW                               | R    | 0     | Channel 1 Amplitude Warning. Cleared by reading the bit.                      |
| 11:0  | DATA1 (FDC2112 / FDC2114 only)           | R    |       | Channel 1 Conversion Result                                                   |
|       | DATA1[27:16] (FDC2212 /<br>FDC2214 only) |      | 0000  |                                                                               |

# 7.6.5 Address 0x03, DATA\_LSB\_CH1 (FDC2212 / FDC2214 only)

#### Figure 22. Address 0x03, DATA\_LSB\_CH1

| 15 | 14    | 13 | 12  | 11  | 10 | 9 | 8 |
|----|-------|----|-----|-----|----|---|---|
|    |       |    | DAT | ΓΑ1 |    |   |   |
| 7  | 6     | 5  | 4   | 3   | 2  | 1 | 0 |
|    | DATA1 |    |     |     |    |   |   |

#### Table 15. Address 0x03, DATA\_CH1 Field Descriptions

| Bit  | Field       | Туре | Reset             | Description                 |
|------|-------------|------|-------------------|-----------------------------|
| 15:0 | DATA1[15:0] | R    | 0000 0000<br>0000 | Channel 1 Conversion Result |

#### 7.6.6 Address 0x04, DATA\_CH2 (FDC2114, FDC2214 only)

#### Figure 23. Address 0x04, DATA\_CH2

| 15    | 14   | 13         | 12         | 11 | 10  | 9  | 8 |
|-------|------|------------|------------|----|-----|----|---|
| RESE  | RVED | CH2_ERR_WD | CH2_ERR_AW |    | DAT | A2 |   |
| 7     | 6    | 5          | 4          | 3  | 2   | 1  | 0 |
| DATA2 |      |            |            |    |     |    |   |

#### Table 16. Address 0x04, DATA\_CH2 Field Descriptions

| Bit   | Field                                    | Туре | Reset | Description                                                                   |
|-------|------------------------------------------|------|-------|-------------------------------------------------------------------------------|
| 15:14 | RESERVED                                 | R    | 00    | Reserved.                                                                     |
| 13    | CH2_ERR_WD                               | R    | 0     | Channel 2 Conversion Watchdog Timeout Error Flag. Cleared by reading the bit. |
| 12    | CH2_ERR_AW                               | R    | 0     | Channel 2 Amplitude Warning. Cleared by reading the bit.                      |
| 11:0  | DATA2 (FDC2112 / FDC2114 only)           | R    |       | Channel 2 Conversion Result                                                   |
|       | DATA2[27:16] (FDC2212 /<br>FDC2214 only) |      | 0000  |                                                                               |

#### 7.6.7 Address 0x05, DATA\_LSB\_CH2 (FDC2214 only)

#### Figure 24. Address 0x05, DATA\_LSB\_CH2

| 15    | 14 | 13 | 12 | 11 | 10 | 9 | 8 |
|-------|----|----|----|----|----|---|---|
| DATA2 |    |    |    |    |    |   |   |
| 7     | 6  | 5  | 4  | 3  | 2  | 1 | 0 |
| DATA2 |    |    |    |    |    |   |   |

#### Table 17. Address 0x05, DATA\_CH2 Field Descriptions

| Bit  | Field       | Туре | Reset             | Description                 |
|------|-------------|------|-------------------|-----------------------------|
| 15:0 | DATA2[15:0] | R    | 0000 0000<br>0000 | Channel 2 Conversion Result |



#### 7.6.8 Address 0x06, DATA\_CH3 (FDC2114, FDC2214 only)

#### Figure 25. Address 0x06, DATA\_CH3

| 15   | 14    | 13         | 12         | 11 | 10  | 9  | 8 |  |
|------|-------|------------|------------|----|-----|----|---|--|
| RESE | RVED  | CH3_ERR_WD | CH3_ERR_AW |    | DAT | A3 |   |  |
| 7    | 6     | 5          | 4          | 3  | 2   | 1  | 0 |  |
|      | DATA3 |            |            |    |     |    |   |  |

#### Table 18. Address 0x06, DATA\_CH3 Field Descriptions

| Bit   | Field                                 | Туре | Reset | Description                                                                   |
|-------|---------------------------------------|------|-------|-------------------------------------------------------------------------------|
| 15:14 | RESERVED                              | R    | 00    | Reserved.                                                                     |
| 13    | CH3_ERR_WD                            | R    | 0     | Channel 3 Conversion Watchdog Timeout Error Flag. Cleared by reading the bit. |
| 12    | CH3_ERR_AW                            | R    | 0     | Channel 3 Amplitude Warning. Cleared by reading the bit.                      |
| 11:0  | DATA3 (FDC2112 / FDC2114 only)        | R    |       | Channel 3 Conversion Result                                                   |
|       | DATA3[27:16] (FDC2212 / FDC2214 only) |      | 0000  |                                                                               |

#### 7.6.9 Address 0x07, DATA\_LSB\_CH3 (FDC2214 only)

#### Figure 26. Address 0x07, DATA\_LSB\_CH3

| 15 | 14    | 13 | 12 | 11 | 10 | 9 | 8 |  |
|----|-------|----|----|----|----|---|---|--|
|    | DATA3 |    |    |    |    |   |   |  |
| 7  | 6     | 5  | 4  | 3  | 2  | 1 | 0 |  |
|    | DATA3 |    |    |    |    |   |   |  |

#### Table 19. Address 0x07, DATA\_CH3 Field Descriptions

| Bit  | Field       | Туре | Reset             | Description                 |
|------|-------------|------|-------------------|-----------------------------|
| 15:0 | DATA3[15:0] | R    | 0000 0000<br>0000 | Channel 3 Conversion Result |

#### 7.6.10 Address 0x08, RCOUNT\_CH0

# Figure 27. Address 0x08, RCOUNT\_CH0

| 15 | 14         | 13 | 12 | 11 | 10 | 9   | 8 |  |
|----|------------|----|----|----|----|-----|---|--|
|    | CH0_RCOUNT |    |    |    |    |     |   |  |
| 7  | 7 0 5 4 0  |    |    |    |    |     |   |  |
| 1  | U          | J  | 4  | J  | 2  | ı ı | U |  |
|    | CH0_RCOUNT |    |    |    |    |     |   |  |

#### Table 20. Address 0x08, RCOUNT\_CH0 Field Descriptions

| Bit  | Field      | Туре | Reset                  | Description                                                                                                                                                      |
|------|------------|------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | CH0_RCOUNT | R/W  | 0000 0000<br>1000 0000 | Channel 0 Reference Count Conversion Interval Time 0x0000-0x00FF: Reserved 0x0100-0xFFFF: Conversion Time (t <sub>C0</sub> ) = (CH0_RCOUNT×16)/f <sub>REF0</sub> |

#### 7.6.11 Address 0x09, RCOUNT\_CH1

#### Figure 28. Address 0x09, RCOUNT\_CH1

| 15 | 14              | 13         | 12 | 11 | 10 | 9 | 8 |  |  |
|----|-----------------|------------|----|----|----|---|---|--|--|
|    |                 | CH1_RCOUNT |    |    |    |   |   |  |  |
| 7  | 7 6 5 4 3 2 1 0 |            |    |    |    |   |   |  |  |
|    | CH1_RCOUNT      |            |    |    |    |   |   |  |  |

#### Table 21. Address 0x09, RCOUNT\_CH1 Field Descriptions

| Bit  | Field      | Туре | Reset | Description                                                                                                                                                     |
|------|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | CH1_RCOUNT | R/W  |       | Channel 1 Reference Count Conversion Interval Time 0x0000-0x00FF: Reserved 0x0100-0xFFFF: Conversion Time (t <sub>C1</sub> )= (CH1_RCOUNT×16)/f <sub>REF1</sub> |

#### 7.6.12 Address 0x0A, RCOUNT\_CH2 (FDC2114, FDC2214 only)

#### Figure 29. Address 0x0A, RCOUNT\_CH2

| 15 | 14              | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|----|-----------------|----|----|----|----|---|---|--|--|
|    | CH2_RCOUNT      |    |    |    |    |   |   |  |  |
| 7  | 7 6 5 4 3 2 1 0 |    |    |    |    |   |   |  |  |
|    | CH2_RCOUNT      |    |    |    |    |   |   |  |  |

#### Table 22. Address 0x0A, RCOUNT\_CH2 Field Descriptions

| Bit  |   | Field      | Туре | Reset                  | Description                                                                                                                                                     |
|------|---|------------|------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | 0 | CH2_RCOUNT | R/W  | 0000 0000<br>1000 0000 | Channel 2 Reference Count Conversion Interval Time 0x0000-0x00FF: Reserved 0x0100-0xFFFF: Conversion Time (t <sub>C2</sub> )= (CH2_RCOUNT×16)/f <sub>REF2</sub> |

#### 7.6.13 Address 0x0B, RCOUNT\_CH3 (FDC2114, FDC2214 only)

# Figure 30. Address 0x0B, RCOUNT\_CH3

| 15 | 14              | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|----|-----------------|----|----|----|----|---|---|--|--|
|    | CH3_RCOUNT      |    |    |    |    |   |   |  |  |
| 7  | 7 6 5 4 3 2 1 0 |    |    |    |    |   |   |  |  |
|    | CH3_RCOUNT      |    |    |    |    |   |   |  |  |

#### Table 23. Address 0x0B, RCOUNT\_CH3 Field Descriptions

| Bit  | Field      | Туре | Reset                  | Description                                                                                                                                                     |
|------|------------|------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | CH3_RCOUNT | R/W  | 0000 0000<br>1000 0000 | Channel 3 Reference Count Conversion Interval Time 0x0000-0x00FF: Reserved 0x0100-0xFFFF: Conversion Time (t <sub>C3</sub> )= (CH3_RCOUNT×16)/f <sub>REF3</sub> |

Submit Documentation Feedback



#### 7.6.14 Address 0x0C, OFFSET\_CH0 (FDC21112 / FDC2114 only)

#### Figure 31. Address 0x0C, CH0\_OFFSET

| 15 | 14         | 13 | 12    | 11    | 10 | 9 | 8 |
|----|------------|----|-------|-------|----|---|---|
|    |            |    | CH0_O | FFSET |    |   |   |
| _  |            |    |       |       |    |   |   |
| 7  | 6          | 5  | 4     | 3     | 2  | 1 | 0 |
|    | CH0_OFFSET |    |       |       |    |   |   |

#### Table 24. CH0\_OFFSET Field Descriptions

| Bit  | Field      | Туре | Reset                  | Description                                                                                          |
|------|------------|------|------------------------|------------------------------------------------------------------------------------------------------|
| 15:0 | CH0_OFFSET | R/W  | 0000 0000<br>0000 0000 | Channel 0 Conversion Offset. f <sub>OFFSET_0</sub> = (CH0_OFFSET/2 <sup>16</sup> )*f <sub>REF0</sub> |

#### 7.6.15 Address 0x0D, OFFSET\_CH1 (FDC21112 / FDC2114 only)

#### Figure 32. Address 0x0D, OFFSET\_CH1

| 15 | 14         | 13 | 12    | 11    | 10 | 9 | 8 |
|----|------------|----|-------|-------|----|---|---|
|    |            |    | CH1_O | FFSET |    |   |   |
| 7  | 6          | 5  | 4     | 3     | 2  | 1 | 0 |
|    | CH1_OFFSET |    |       |       |    |   |   |

#### Table 25. Address 0x0D, OFFSET\_CH1 Field Descriptions

| Bit  | Field      | Туре | Reset                  | Description                                                                                          |
|------|------------|------|------------------------|------------------------------------------------------------------------------------------------------|
| 15:0 | CH1_OFFSET | R/W  | 0000 0000<br>0000 0000 | Channel 1 Conversion Offset. f <sub>OFFSET_1</sub> = (CH1_OFFSET/2 <sup>16</sup> )*f <sub>REF1</sub> |

# 7.6.16 Address 0x0E, OFFSET\_CH2 (FDC2114 only)

#### Figure 33. Address 0x0E, OFFSET\_CH2

| 15  | 14         | 13 | 12    | 11    | 10 | 9 | 8 |
|-----|------------|----|-------|-------|----|---|---|
|     |            |    | CH2_O | FFSET |    |   |   |
| 7   | 6          | 5  | 1     | 2     | 2  | 1 | 0 |
| - 1 | U          | J  | 7     | 3     |    | 1 | U |
|     | CH2_OFFSET |    |       |       |    |   |   |

#### Table 26. Address 0x0E, OFFSET\_CH2 Field Descriptions

| Bit  | Field      | Туре | Reset                  | Description                                                                                          |
|------|------------|------|------------------------|------------------------------------------------------------------------------------------------------|
| 15:0 | CH2_OFFSET | R/W  | 0000 0000<br>0000 0000 | Channel 2 Conversion Offset. f <sub>OFFSET_2</sub> = (CH2_OFFSET/2 <sup>16</sup> )*f <sub>REF2</sub> |

SNOSCZ9-MAY 2016 www.ti.com

#### 7.6.17 Address 0x0F, OFFSET\_CH3 (FDC2114 only)

#### Figure 34. Address 0x0F, OFFSET\_CH3

| 15 | 14         | 13 | 12    | 11    | 10 | 9 | 8 |
|----|------------|----|-------|-------|----|---|---|
|    |            |    | CH3_O | FFSET |    |   |   |
| 7  | 6          | 5  | 4     | 3     | 2  | 1 | 0 |
|    | CH3_OFFSET |    |       |       |    |   |   |

#### Table 27. Address 0x0F, OFFSET\_CH3 Field Descriptions

| Bit  | Field      | Туре | Reset                  | Description                                                                                          |
|------|------------|------|------------------------|------------------------------------------------------------------------------------------------------|
| 15:0 | CH3_OFFSET | R/W  | 0000 0000<br>0000 0000 | Channel 3 Conversion Offset. f <sub>OFFSET_3</sub> = (CH3_OFFSET/2 <sup>16</sup> )*f <sub>REF3</sub> |

#### 7.6.18 Address 0x10, SETTLECOUNT\_CH0

#### Figure 35. Address 0x10, SETTLECOUNT\_CH0

| 15 | 14 | 13 | 12       | 11      | 10 | 9 | 8 |
|----|----|----|----------|---------|----|---|---|
|    |    |    | CH0_SETT | LECOUNT |    |   |   |
| 7  | 6  | 5  | 4        | 3       | 2  | 1 | 0 |
|    |    |    | CH0_SETT | LECOUNT |    |   |   |

#### Table 28. Address 0x11, SETTLECOUNT\_CH0 Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | CH0_SETTLECOUNT | R/W  |       | Channel 0 Conversion Settling The FDC will use this settling time to allow the LC sensor to stabilize before initiation of a conversion on Channel 0. If the amplitude has not settled prior to the conversion start, an Amplitude warning will be generated if reporting of this type of warning is enabled. $0x0000: \text{Settle Time } (t_{S0}) = 32 \div f_{REF0} \\ 0x0001: \text{Settle Time } (t_{S0}) = 32 \div f_{REF0} \\ 0x0002 - 0xFFFF: \text{Settle Time } (t_{S0}) = (\text{CH0\_SETTLECOUNT}^{\times}16) \\ \div f_{REF0}$ |

#### 7.6.19 Address 0x11, SETTLECOUNT\_CH1

#### Figure 36. Address 0x11, SETTLECOUNT\_CH1

| 15 | 14 | 13 | 12       | 11       | 10 | 9 | 8 |
|----|----|----|----------|----------|----|---|---|
|    |    |    | CH1_SET1 | TLECOUNT |    |   |   |
| 7  | 6  | 5  | 4        | 3        | 2  | 1 | 0 |
|    |    |    | CH1_SETT | TLECOUNT |    |   |   |

### Table 29. Address 0x12, SETTLECOUNT\_CH1 Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | CH1_SETTLECOUNT | R/W  |       | Channel 1 Conversion Settling The FDC will use this settling time to allow the LC sensor to stabilize before initiation of a conversion on a Channel 1. If the amplitude has not settled prior to the conversion start, an Amplitude warning will be generated if reporting of this type of warning is enabled. 0x0000: Settle Time ( $t_{S1}$ )= 32 ÷ $t_{REF1}$ 0x0001: Settle Time ( $t_{S1}$ )= 32 ÷ $t_{REF1}$ 0x0002 - 0xFFFF: Settle Time ( $t_{S1}$ )= (CH1_SETTLECOUNT×16) ÷ $t_{REF1}$ |

Submit Documentation Feedback



#### 7.6.20 Address 0x12, SETTLECOUNT\_CH2 (FDC2114, FDC2214 only)

#### Figure 37. Address 0x12, SETTLECOUNT\_CH2

| 15              | 14 | 13 | 12       | 11       | 10 | 9  | 8 |  |
|-----------------|----|----|----------|----------|----|----|---|--|
| CH2_SETTLECOUNT |    |    |          |          |    |    |   |  |
| 7               |    | -  | 4        | •        | 0  | 4  | 0 |  |
| /               | 6  | 5  | 4        | 3        | 2  | 11 | 0 |  |
|                 |    |    | CH2_SET1 | TLECOUNT |    |    |   |  |

#### Table 30. Address 0x12, SETTLECOUNT\_CH2 Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | CH2_SETTLECOUNT | R/W  |       | Channel 2 Conversion Settling The FDC will use this settling time to allow the LC sensor to stabilize before initiation of a conversion on Channel 2. If the amplitude has not settled prior to the conversion start, an Amplitude warning will be generated if reporting of this type of warning is enabled.   0x0000: Settle Time ( $t_{S2}$ ) = 32 ÷ $f_{REF2}$ 0x0001: Settle Time ( $t_{S2}$ ) = 32 ÷ $f_{REF2}$ 0x0002 - 0xFFFF: Settle Time ( $t_{S2}$ )= (CH2_SETTLECOUNT×16) ÷ $f_{REF2}$ |

# 7.6.21 Address 0x13, SETTLECOUNT\_CH3 (FDC2114, FDC2214 only)

#### Figure 38. Address 0x13, SETTLECOUNT\_CH3

| 15              | 14              | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|-----------------|-----------------|----|----|----|----|---|---|--|--|
| CH3_SETTLECOUNT |                 |    |    |    |    |   |   |  |  |
| 7               | 6               | 5  | 4  | 3  | 2  | 1 | 0 |  |  |
|                 | CH3_SETTLECOUNT |    |    |    |    |   |   |  |  |

#### Table 31. Address 0x13, SETTLECOUNT\_CH3 Field Descriptions

| Bit  | Field           | Туре | Reset     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|-----------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:0 | CH3_SETTLECOUNT | R/W  | 0000 0000 | Channel 3 Conversion Settling The FDC will use this settling time to allow the LC sensor to stabilize before initiation of a conversion on Channel 3. If the amplitude has not settled prior to the conversion start, an Amplitude warning will be generated if reporting of this type of warning is enabled 0x0000: Settle Time ( $t_{S3}$ ) = $32 \div f_{REF3}$ 0x0001: Settle Time ( $t_{S3}$ ) = $32 \div f_{REF3}$ 0x0002 - 0xFFFF: Settle Time ( $t_{S3}$ )= (CH3_SETTLECOUNT×16) $\div f_{REF3}$ |

#### 7.6.22 Address 0x14, CLOCK\_DIVIDERS\_CH0

#### Figure 39. Address 0x14, CLOCK\_DIVIDERS\_CH0



#### Table 32. Address 0x14, CLOCK\_DIVIDERS\_CH0 Field Descriptions

| Bit   | Field            | Туре | Reset           | Description                                                                                                                                                                                                                                                                                                                                        |
|-------|------------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14 | RESERVED         | R/W  | 00              | Reserved. Set to b00.                                                                                                                                                                                                                                                                                                                              |
| 13:12 | CH0_FIN_SEL      | R/W  | 00              | Channel 0 Sensor frequency select for differential sensor configuration: b01: divide by 1. Choose for sensor frequencies between 0.01 MHz and 8.75 MHz b10: divide by 2. Choose for sensor frequencies between 5 MHz and 10 MHz for single-ended sensor configuration: b10: divide by 2. Choose for sensor frequencies between 0.01 MHz and 10 MHz |
| 11:10 | RESERVED         | R/W  | 00              | Reserved. Set to b00.                                                                                                                                                                                                                                                                                                                              |
| 9:0   | CH0_FREF_DIVIDER | R/W  | 00 0000<br>0000 | Channel 0 Reference Divider Sets the divider for Channel 0 reference. Use this to scale the maximum conversion frequency. b00'0000'0000: Reserved. Do not use. CH0_FREF_DIVIDER≥b00'0000'0001: f <sub>REF0</sub> = f <sub>CLK</sub> /CH0_FREF_DIVIDER                                                                                              |

# 7.6.23 Address 0x15, CLOCK\_DIVIDERS\_CH1

# Figure 40. Address 0x15, CLOCK\_DIVIDERS\_CH1

| 15   | 14               | 13          | 12 | 11       | 10 | 9                | 8 |  |  |
|------|------------------|-------------|----|----------|----|------------------|---|--|--|
| RESE | RVED             | CH1_FIN_SEL |    | RESERVED |    | CH1_FREF_DIVIDER |   |  |  |
| 7    | 6                | 5           | 4  | 3        | 2  | 1                | 0 |  |  |
|      | CH1_FREF_DIVIDER |             |    |          |    |                  |   |  |  |

#### Table 33. Address 0x15, CLOCK\_DIVIDERS\_CH1 Field Descriptions

| Bit   | Field            | Туре | Reset           | Description                                                                                                                                                                                                                                                                                                                                        |
|-------|------------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14 | RESERVED         | R/W  | 00              | Reserved. Set to b00.                                                                                                                                                                                                                                                                                                                              |
| 13:12 | CH1_FIN_SEL      | R/W  | 0000            | Channel 1 Sensor frequency select for differential sensor configuration: b01: divide by 1. Choose for sensor frequencies between 0.01 MHz and 8.75 MHz b10: divide by 2. Choose for sensor frequencies between 5 MHz and 10 MHz for single-ended sensor configuration: b10: divide by 2. Choose for sensor frequencies between 0.01 MHz and 10 MHz |
| 11:10 | RESERVED         | R/W  | 00              | Reserved. Set to b00.                                                                                                                                                                                                                                                                                                                              |
| 9:0   | CH1_FREF_DIVIDER | R/W  | 00 0000<br>0000 | Channel 1 Reference Divider Sets the divider for Channel 1 reference. Use this to scale the maximum conversion frequency. b00'0000'0000: Reserved. Do not use. CH1_FREF_DIVIDER≥ b00'0000'0001: f <sub>REF1</sub> = f <sub>CLK</sub> /CH1_FREF_DIVIDER                                                                                             |

Submit Documentation Feedback



#### 7.6.24 Address 0x16, CLOCK\_DIVIDERS\_CH2 (FDC2114, FDC2214 only)

#### Figure 41. Address 0x16, CLOCK\_DIVIDERS\_CH2



#### Table 34. Address 0x16, CLOCK\_DIVIDERS\_CH2 Field Descriptions

| Bit   | Field            | Туре | Reset           | Description                                                                                                                                                                                                                                                                                                                                        |
|-------|------------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14 | RESERVED         | R/W  | 00              | Reserved. Set to b00.                                                                                                                                                                                                                                                                                                                              |
| 13:12 | CH2_FIN_SEL      | R/W  | 0000            | Channel 2 Sensor frequency select for differential sensor configuration: b01: divide by 1. Choose for sensor frequencies between 0.01 MHz and 8.75 MHz b10: divide by 2. Choose for sensor frequencies between 5 MHz and 10 MHz for single-ended sensor configuration: b10: divide by 2. Choose for sensor frequencies between 0.01 MHz and 10 MHz |
| 11:10 | RESERVED         | R/W  | 00              | Reserved. Set to b00.                                                                                                                                                                                                                                                                                                                              |
| 9:0   | CH2_FREF_DIVIDER | R/W  | 00 0000<br>0000 | Channel 2 Reference Divider  Sets the divider for Channel 2 reference. Use this to scale the maximum conversion frequency.  b00'0000'0000: Reserved. Do not use.  CH2_FREF_DIVIDER ≥ b00'0000'0001: f <sub>REF2</sub> = f <sub>CLK</sub> /CH2_FREF_DIVIDER                                                                                         |

# 7.6.25 Address 0x17, CLOCK\_DIVIDERS\_CH3 (FDC2114, FDC2214 only)

#### Figure 42. Address 0x17, CLOCK\_DIVIDERS\_CH3

| 15   | 14               | 13          | 12 | 11       | 10 | 9                | 8 |  |  |
|------|------------------|-------------|----|----------|----|------------------|---|--|--|
| RESE | RVED             | CH3_FIN_SEL |    | RESERVED |    | CH3_FREF_DIVIDER |   |  |  |
| 7    | 6                | 5           | 4  | 3        | 2  | 1                | 0 |  |  |
|      | CH3_FREF_DIVIDER |             |    |          |    |                  |   |  |  |

# Table 35. Address 0x17, CLOCK\_DIVIDERS\_CH3

| Bit   | Field            | Туре | Reset           | Description                                                                                                                                                                                                                                                                                                                                        |
|-------|------------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14 | RESERVED         | R/W  | 00              | Reserved. Set to b00.                                                                                                                                                                                                                                                                                                                              |
| 13:12 | CH3_FIN_SEL      | R/W  | 0000            | Channel 3 Sensor frequency select for differential sensor configuration: b01: divide by 1. Choose for sensor frequencies between 0.01 MHz and 8.75 MHz b10: divide by 2. Choose for sensor frequencies between 5 MHz and 10 MHz for single-ended sensor configuration: b10: divide by 2. Choose for sensor frequencies between 0.01 MHz and 10 MHz |
| 11:10 | RESERVED         | R/W  | 00              | Reserved. Set to b00.                                                                                                                                                                                                                                                                                                                              |
| 9:0   | CH3_FREF_DIVIDER | R/W  | 00 0000<br>0000 | Channel 3 Reference Divider Sets the divider for Channel 3 reference. Use this to scale the maximum conversion frequency. b00'0000'0000: reserved CH3_FREF_DIVIDER ≥ b00'0000'0001: f <sub>REF3</sub> = f <sub>CLK</sub> /CH3_FREF_DIVIDER                                                                                                         |



#### 7.6.26 Address 0x18, STATUS

#### Figure 43. Address 0x18, STATUS



# Table 36. Address 0x18, STATUS Field Descriptions

| Bit   | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14 | ERR_CHAN        | R    | 00    | Error Channel Indicates which channel has generated a Flag or Error. Once flagged, any reported error is latched and maintained until either the STATUS register or the DATA_CHx register corresponding to the Error Channel is read. b00: Channel 0 is source of flag or error. b01: Channel 1 is source of flag or error. b10: Channel 2 is source of flag or error (FDC2114, FDC2214 only). b11: Channel 3 is source of flag or error (FDC2114, FDC2214 only). |
| 13:12 | RESERVED        | R    | 00    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11    | ERR_WD          | R    | 0     | Watchdog Timeout Error b0: No Watchdog Timeout error was recorded since the last read of the STATUS register. b1: An active channel has generated a Watchdog Timeout error. Refer to STATUS.ERR_CHAN field to determine which channel is the source of this error.                                                                                                                                                                                                |
| 10    | ERR_AHW         | R    | 0     | Amplitude High Warning b0: No Amplitude High warning was recorded since the last read of the STATUS register. b1: An active channel has generated an Amplitude High warning. Refer to STATUS.ERR_CHAN field to determine which channel is the source of this warning.                                                                                                                                                                                             |
| 9     | ERR_ALW         | R    | 0     | Amplitude Low Warning b0: No Amplitude Low warning was recorded since the last read of the STATUS register. b1: An active channel has generated an Amplitude Low warning. Refer to STATUS.ERR_CHAN field to determine which channel is the source of this warning.                                                                                                                                                                                                |
| 8:7   | RESERVED        | R    | 00    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 6     | DRDY            | R    | 0     | Data Ready Flag. b0: No new conversion result was recorded in the STATUS register. b1: A new conversion result is ready. When in Single Channel Conversion, this indicates a single conversion is available. When in sequential mode, this indicates that a new conversion result for all active channels is now available.                                                                                                                                       |
| 3     | CH0_UNREADCONV  | R    | 0     | Channel 0 Unread Conversion b0: No unread conversion is present for Channel 0. b1: An unread conversion is present for Channel 0. Read Register DATA_CH0 to retrieve conversion results.                                                                                                                                                                                                                                                                          |
| 2     | CH1_ UNREADCONV | R    | 0     | Channel 1 Unread Conversion b0: No unread conversion is present for Channel 1. b1: An unread conversion is present for Channel 1. Read Register DATA_CH1 to retrieve conversion results.                                                                                                                                                                                                                                                                          |
| 1     | CH2_ UNREADCONV | R    | 0     | Channel 2 Unread Conversion b0: No unread conversion is present for Channel 2. b1: An unread conversion is present for Channel 2. Read Register DATA_CH2 to retrieve conversion results (FDC2114, FDC2214 only)                                                                                                                                                                                                                                                   |
| 0     | CH3_ UNREADCONV | R    | 0     | Channel 3 Unread Conversion b0: No unread conversion is present for Channel 3. b1: An unread conversion is present for Channel 3. Read Register DATA_CH3 to retrieve conversion results (FDC2114, FDC2214 only)                                                                                                                                                                                                                                                   |



#### 7.6.27 Address 0x19, ERROR\_CONFIG

#### Figure 44. Address 0x19, ERROR\_CONFIG



#### Table 37. Address 0x19, ERROR\_CONFIG

| Bit   | Field       | Туре | Reset  | Description                                                                                                                                                                                                                                         |
|-------|-------------|------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:14 | RESERVED    | R/W  | 00     | Reserved (set to b000)                                                                                                                                                                                                                              |
| 13    | WD_ ERR2OUT | R/W  | 0      | Watchdog Timeout Error to Output Register b0: Do not report Watchdog Timeout errors in the DATA_CHx registers. b1: Report Watchdog Timeout errors in the DATA_CHx.CHx_ERR_WD register field corresponding to the channel that generated the error.  |
| 12    | AH_WARN2OUT | R/W  | 0      | Amplitude High Warning to Output Register b0:Do not report Amplitude High warnings in the DATA_CHx registers. b1: Report Amplitude High warnings in the DATA_CHx.CHx_ERR_AW register field corresponding to the channel that generated the warning. |
| 11    | AL_WARN2OUT | R/W  | 0      | Amplitude Low Warning to Output Register b0: Do not report Amplitude Low warnings in the DATA_CHx registers. b1: Report Amplitude High warnings in the DATA_CHx.CHx_ERR_AW register field corresponding to the channel that generated the warning.  |
| 10:6  | RESERVED    | R/W  | 0 0000 | Reserved (set to b0 0000)                                                                                                                                                                                                                           |
| 5     | WD_ERR2INT  | R/W  | 0      | Watchdog Timeout Error to INTB b0: Do not report Under-range errors by asserting INTB pin and STATUS register. b1: Report Watchdog Timeout errors by asserting INTB pin and updating STATUS.ERR_WD register field.                                  |
| 4:1   | Reserved    | R/W  | 0000   | Reserved (set to b000)                                                                                                                                                                                                                              |
| 0     | DRDY_2INT   | R/W  | 0      | Data Ready Flag to INTB b0: Do not report Data Ready Flag by asserting INTB pin and STATUS register. b1: Report Data Ready Flag by asserting INTB pin and updating STATUS. DRDY register field.                                                     |



#### 7.6.28 Address 0x1A, CONFIG

# Figure 45. Address 0x1A, CONFIG



#### Table 38. Address 0x1A, CONFIG Field Descriptions

| Bit   | Field               | Туре | Reset   | Description                                                                                                                                                                                                                                                                                                                                              |  |
|-------|---------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15:14 | ACTIVE_CHAN         | R/W  | 00      | Active channel selection Selects channel for continuous conversions when MUX_CONFIG.SEQUENTIAL is 0. b00: Perform continuous conversions on Channel 0 b01: Perform continuous conversions on Channel 1 b10: Perform continuous conversions on Channel 2 (FDC2114, FDC2214 only) b11: Perform continuous conversions on Channel 3 (FDC2114, FDC2214 only) |  |
| 13    | SLEEP_MODE_EN       | R/W  | 1       | Sleep mode enable Enter or exit low power sleep mode. b0: Device is active. b1: Device is in sleep mode.                                                                                                                                                                                                                                                 |  |
| 12    | RESERVED            | R/W  | 0       | Reserved. Set to b1.                                                                                                                                                                                                                                                                                                                                     |  |
| 11    | SENSOR_ACTIVATE_SEL | R/W  | 1       | Sensor activation mode selection. Set the mode for sensor initialization. b0: Full current activation mode – the FDC will drive maximum sensor current for a shorter sensor activation time. b1: Low power activation mode – the FDC uses the value programmed in DRIVE_CURRENT_CHx during sensor activation to minimize power consumption.              |  |
| 10    | RESERVED            | R/W  | 0       | Reserved. Set to b1.                                                                                                                                                                                                                                                                                                                                     |  |
| 9     | REF_CLK_SRC         | R/W  | 0       | Select Reference Frequency Source<br>b0: Use Internal oscillator as reference frequency<br>b1: Reference frequency is provided from CLKIN pin.                                                                                                                                                                                                           |  |
| 8     | RESERVED            | R/W  | 0       | Reserved. Set to b0.                                                                                                                                                                                                                                                                                                                                     |  |
| 7     | INTB_DIS            | R/W  | 0       | INTB Disable b0: INTB pin is asserted when status register updates. b1: INTB pin is not asserted when status register updates                                                                                                                                                                                                                            |  |
| 6     | HIGH_CURRENT_DRV    | R/W  | 0       | High Current Sensor Drive b0: The FDC drives all channels with normal sensor current (1.5 mA maximum). b1: The FDC drives channel 0 with current >1.5 mA. This mode is not supported if AUTOSCAN_EN = b1 (multichannel mode)                                                                                                                             |  |
| 5:0   | RESERVED            | R/W  | 00 0001 | Reserved Set to b00'0001                                                                                                                                                                                                                                                                                                                                 |  |



#### 7.6.29 Address 0x1B, MUX\_CONFIG

#### Figure 46. Address 0x1B, MUX\_CONFIG



# Table 39. Address 0x1B, MUX\_CONFIG Field Descriptions

| Bit   | Field       | Туре | Reset           | Description                                                                                                                                                                                                                                                                                                                 |
|-------|-------------|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | AUTOSCAN_EN | R/W  | 0               | Auto-Scan mode enable b0: Continuous conversion on the single channel selected by CONFIG.ACTIVE_CHAN register field. b1: Auto-Scan conversions as selected by MUX_CONFIG.RR_SEQUENCE register field.                                                                                                                        |
| 14:13 | RR_SEQUENCE | R/W  | 00              | Auto-Scan sequence configuration Configure multiplexing channel sequence. The FDC performs a single conversion on each channel in the sequence selected, and then restart the sequence continuously. b00: Ch0, Ch1 b01: Ch0, Ch1, Ch2 (FDC2114, FDC2214 only) b10: Ch0, Ch1, Ch2, Ch3 (FDC2114, FDC2214 only) b11: Ch0, Ch1 |
| 12:3  | RESERVED    | R/W  | 00 0100<br>0001 | Reserved. Must be set to 00 0100 0001                                                                                                                                                                                                                                                                                       |
| 2:0   | DEGLITCH    | R/W  | 111             | Input deglitch filter bandwidth. Select the lowest setting that exceeds the oscillation tank oscillation frequency. b001: 1 MHz b100: 3.3 MHz b101: 10 MHz b111: 33 MHz                                                                                                                                                     |

#### 7.6.30 Address 0x1C, RESET\_DEV

# Figure 47. Address 0x1C, RESET\_DEV

| 15        | 14 | 13   | 12   | 11          | 10 | 9        | 8 |
|-----------|----|------|------|-------------|----|----------|---|
| RESET_DEV |    | RESE | RVED | OUTPUT_GAIN |    | RESERVED |   |
| 7         | 6  | 5    | 4    | 3           | 2  | 1        | 0 |
| RESERVED  |    |      |      |             |    |          |   |

# Table 40. Address 0x1C, RESET\_DEV Field Descriptions

| Bit   | Field       | Туре | Reset          | Description                                                                                                                                                 |
|-------|-------------|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15    | RESET_DEV   | R/W  | 0              | Device Reset Write b1 to reset the device. Will always readback 0.                                                                                          |
| 14:11 | RESERVED    | R/W  | 0000           | Reserved. Set to b0000                                                                                                                                      |
| 10:9  | OUTPUT_GAIN | R/W  | 00             | Output gain control (FDC2112, FDC2114 only) 00: Gain =1 (0 bits shift) 01: Gain = 4 (2 bits shift) 10: Gain = 8 (3 bits shift) 11: Gain = 16 (4 bits shift) |
| 8:0   | RESERVED    | R/W  | 0 0000<br>0000 | Reserved, Set to b0 0000 0000                                                                                                                               |



# 7.6.31 Address 0x1E, DRIVE\_CURRENT\_CH0

#### Figure 48. Address 0x1E, DRIVE\_CURRENT\_CH0



#### Table 41. Address 0x1E, DRIVE\_CURRENT\_CH0 Field Descriptions

| Bit   | Field      | Туре | Reset            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|------------|------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | CH0_IDRIVE | R/W  | 0000 O           | Channel 0 Sensor drive current This field defines the Drive Current used during the settling + conversion time of Channel 0 sensor clock. Set such that 1.2V ≤ sensor oscillation amplitude (pk) ≤ 1.8V 00000: 0.016 mA 00001: 0.018 mA 00001: 0.021 mA 00010: 0.025 mA 00100: 0.028 mA 00101: 0.033 mA 00110: 0.038 mA 00111: 0.044 mA 01000: 0.052 mA 01001: 0.060 mA 01010: 0.069 mA 01011: 0.081 mA 01101: 0.126 mA 01111: 0.126 mA 01101: 0.126 mA 10101: 0.126 mA 10101: 0.126 mA 10101: 0.255 mA 10011: 0.356 mA 10101: 0.356 mA 10101: 0.356 mA 10110: 0.413 mA 10111: 0.479 mA 11001: 0.644 mA 11001: 0.644 mA 11001: 0.644 mA 11011: 0.867 mA 11101: 1.354 mA 11111: 1.571 mA |
| 10:0  | RESERVED   | _    | 000 0000<br>0000 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



## 7.6.32 Address 0x1F, DRIVE\_CURRENT\_CH1

## Figure 49. Address 0x1F, DRIVE\_CURRENT\_CH1



## Table 42. Address 0x1F, DRIVE\_CURRENT\_CH1 Field Descriptions

| Bit   | Field      | Туре | Reset            | Description                                                                                                                                                                                                                                                               |
|-------|------------|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | CH1_IDRIVE | R/W  | 0000 0           | Channel 1 Sensor drive current This field defines the drive current used during the settling + conversion time of Channel 1 sensor clock. Set such that 1.2 V ≤ sensor oscillation amplitude (pk) ≤ 1.8 V 00000: 0.016 mA 00001: 0.018 mA 00010: 0.021 mA 11111: 1.571 mA |
| 10:0  | RESERVED   | -    | 000 0000<br>0000 | Reserved                                                                                                                                                                                                                                                                  |

# 7.6.33 Address 0x20, DRIVE\_CURRENT\_CH2 (FDC2114 / FDC2214 only)

## Figure 50. Address 0x20, DRIVE\_CURRENT\_CH2

| 15 | 14 | 13         | 12   | 11       | 10 | 9 | 8 |
|----|----|------------|------|----------|----|---|---|
|    |    | CH2_IDRIVE |      | RESERVED |    |   |   |
| 7  | 6  | 5          | 4    | 3        | 2  | 1 | 0 |
|    |    |            | RESE | RVED     |    |   |   |

# Table 43. Address 0x20, DRIVE\_CURRENT\_CH2 Field Descriptions

| Bit   | Field      | Туре | Reset            | Description                                                                                                                                                                                                                                                                     |
|-------|------------|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | CH2_IDRIVE | R/W  | 0000 0           | Channel 2 Sensor drive current This field defines the drive current to be used during the settling + conversion time of Channel 2 sensor clock. Set such that 1.2 V ≤ sensor oscillation amplitude (pk) ≤ 1.8 V 00000: 0.016 mA 00001: 0.018 mA 00010: 0.021 mA 11111: 1.571 mA |
| 10:0  | RESERVED   | _    | 000 0000<br>0000 | Reserved                                                                                                                                                                                                                                                                        |

www.ti.com



## 7.6.34 Address 0x21, DRIVE\_CURRENT\_CH3 (FDC2114 / FDC2214 only)

#### Figure 51. Address 0x21, DRIVE\_CURRENT\_CH3

| 15       | 14 | 13         | 12 | 11       | 10 | 9 | 8 |  |
|----------|----|------------|----|----------|----|---|---|--|
|          |    | CH3_IDRIVE |    | RESERVED |    |   |   |  |
| 7        | 6  | 5          | 3  | 2        | 1  | 0 |   |  |
| RESERVED |    |            |    |          |    |   |   |  |

## Table 44. DRIVE\_CURRENT\_CH3 Field Descriptions

| Bit   | Field      | Туре | Reset            | Description                                                                                                                                                                                                                                                                    |
|-------|------------|------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15:11 | CH3_IDRIVE | R/W  | 0000 0           | Channel 3 Sensor drive current This field defines the drive current to be used during the settling + conversion time of Channel 3 sensor clock. Set such that 1.2V ≤ sensor oscillation amplitude (pk) ≤ 1.8 V 00000: 0.016 mA 00001: 0.018 mA 00010: 0.021 mA 11111: 1.571 mA |
| 10:0  | RESERVED   | _    | 000 0000<br>0000 | Reserved                                                                                                                                                                                                                                                                       |

# 7.6.35 Address 0x7E, MANUFACTURER\_ID

#### Figure 52. Address 0x7E, MANUFACTURER\_ID

| 15              | 14              | 13 | 12 | 11 | 10 | 9 | 8 |  |  |
|-----------------|-----------------|----|----|----|----|---|---|--|--|
| MANUFACTURER_ID |                 |    |    |    |    |   |   |  |  |
| 7               | 6               | 5  | 4  | 3  | 2  | 1 | 0 |  |  |
|                 | MANUFACTURER_ID |    |    |    |    |   |   |  |  |

## Table 45. Address 0x7E, MANUFACTURER\_ID Field Descriptions

| Bit  | Field           | Туре | Reset     | Description              |
|------|-----------------|------|-----------|--------------------------|
| 15:0 | MANUFACTURER_ID | R    | 0101 0100 | Manufacturer ID = 0x5449 |
|      |                 |      | 0100 1001 |                          |

## 7.6.36 Address 0x7F, DEVICE\_ID

## Figure 53. Address 0x7F, DEVICE\_ID



## Table 46. Address 0x7F, DEVICE\_ID Field Descriptions

|   | Bit | Field     | Туре | Reset | Description                                                                   |
|---|-----|-----------|------|-------|-------------------------------------------------------------------------------|
| - | 7:0 | DEVICE_ID | R    |       | Device ID<br>0x3054 (FDC2112, FDC2114 only)<br>0x3055 (FDC2212, FDC2214 only) |



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

## 8.1.1 Sensor Configuration

The FDC supports two sensor configurations. Both configurations use an LC tank to set the frequency of oscillation. A typical choice is an 18-µH shielded SMD inductor in parallel with a 33-pF capacitor, which result in a 6.5-MHz oscillation frequency. In the single-ended configuration in Figure 54, a conductive plate is connected INOA. Together with a target object, the conductive plate forms a variable capacitor.



Copyright © 2016, Texas Instruments Incorporated

Figure 54. Single-ended Sensor Configuration

In the differential sensor configuration in Figure 55, one conductive plate is connected to IN0A, and a second conductive plate is connected to IN0B. Together, they form a variable capacitor. When using an single-ended sensor configuration, set CHx\_FIN\_SEL to b10 (divide by 2).



Figure 55. Differential Sensor Configuration

The single-ended configuration allows higher sensing range than the differential configuration for a given total sensor plate area. In applications in which high sensitivity at close proximity is desired, the differential configuration performs better than the single-ended configuration.

## **Application Information (continued)**

#### 8.1.2 **Shield**

in order to minimize interference from external objects, some applications require an additional plate which acts as a shield. The shield can either be:

- actively driven shield: The shield is a buffered signal of the INxA pin. The signal is buffered by an external amplifier with a gain of 1.
- passive shield: The shield is connected to GND. Adding a passive shield decreases sensitivity of the sensor, but is dependent on the distance between the distance between the sensing plate and the shield. The distance between the sensing plate and the shield should be adjusted to achieve the required sensitivity

#### 8.1.3 Power-Cycled Applications

For applications which do not require high sample rates or maximum conversion resolution, the total active conversion time of the FDC can be minimized to reduce power consumption. This can be done by either by using sleep mode or shutdown mode during times in which conversions are not required (see *Device Functional Modes*).

As an example, for an application which only needs 10 samples per second with a resolution of 16 bits can utilize the low-power modes. The sensor requires SETTLECOUNT = 16 and IDRIVE of 01111b (0.146 mA). Given FREF = 40 MHz and RCOUNT = 4096 will provide the resolution required. This corresponds to 4096 × 16 × 10 / 40 MHz  $\rightarrow$  16.4 ms of active conversion time per second. Start-up time and channel switch delay account for an additional 0.34 ms. For the remainder of the time, the device can be in sleep mode: Therefore, the average current is 19.4 ms \* 3.6 mA active current + 980.6 ms of 35  $\mu$ A of sleep current, which is approximately 104.6  $\mu$ A of average supply current. Sleep mode retains register settings and therefore requires less I2C writes to wake up the FDC than shutdown mode.

Greater current savings can be realized by use of shutdown mode during inactive periods. In shutdown mode, device configuration is not retained, so the device must be configured for each sample. For this example, configuring each sample takes approximately 1.2 ms (13 registers  $\times$  92.5  $\mu$ s per register). The total active time is 20.6 ms. The average current is 20 ms  $\times$  3.6 mA active current + 980 ms  $\times$  2  $\mu$ A of shutdown current, which is approximately 75  $\mu$ A of average supply current.

For further information on power-cycled applications, refer to *Power Reduction Techniques for the FDC2214/2212/2114/2112 in Capacitive Sensing Applications*.

#### 8.1.4 Inductor Self-Resonant Frequency

Every inductor has a distributed parasitic capacitance, which is dependent on construction and geometry. At the self-resonant frequency (SRF), the reactance of the inductor cancels the reactance of the parasitic capacitance. Above the SRF, the inductor will electrically appear to be a capacitor. Because the parasitic capacitance is not well-controlled or stable, TI recommends:  $f_{SENSOR} < 0.8 \times f_{SR}$ .



Figure 56. Example Coil Inductance vs Frequency

The example inductor in Figure 56, has a SRF at 6.38 MHz; therefore, the inductor must not be operated above  $0.8 \times 6.38$  MHz, or 5.1 MHz.



## **Application Information (continued)**

#### 8.1.5 Application Curves for Proximity Sensing

Common test conditions (unless specified otherwise): Sensor capacitor: 1 layer,  $20.9 \times 13.9$  mm, Bourns CMH322522-180KL sensor inductor with L=18  $\mu$ H and 33 pF 1% COG/NP0 Target: Grounded aluminum plate (176  $\times$  123 mm), Channel = Channel 0 (continuous mode) CLKIN = 40 MHz, CHx\_FIN\_SEL = b10, CHx\_FREF\_DIVIDER = b00 0000 0001 CH0\_RCOUNT = 0xFFFF, SETTLECOUNT\_CH0 = 0x0100, DRIVE CURRENT CH0 = 0x7800



#### 8.2 Typical Application

The FDC can be used to measure liquid level in non-conductive containers. Due to its very high excitation rate capability, it is able to measure soapy water, ink, soap, and other conductive liquids. Capacitive sensors can be attached to the outside of the container or be located remotely from the container, allowing for contactless measurements.

The working principle is based on a ratiometric measurement; Figure 60 shows a possible system implementation which uses three electrodes. The level electrode provides a capacitance value proportional to the liquid level. The reference environmental electrode and the reference liquid electrode are used as references. The reference liquid electrode accounts for the liquid dielectric constant and its variation, while the reference environmental electrode is used to compensate for any other environmental variations that are not due to the liquid itself. Note that the reference environmental electrode and the reference liquid electrode are the same physical size (hREF).

For this application, single-ended measurements on the active channels are appropriate, as the tank is grounded. Use to determine the liquid level from the measured capacitances:

## **Typical Application (continued)**

$$Level = h_{ref} \frac{C_{Lev} - C_{Lev}(0)}{C_{RL} - C_{RE}}$$

#### where

- C<sub>RE</sub> is the capacitance of the reference environmental electrode,
- C<sub>RL</sub> is the capacitance of the reference liquid electrode,
- C<sub>lev</sub> is the current value of the capacitance measured at the level electrode sensor,
- $C_{l,ev}(0)$  is the capacitance of the Level electrode when the container is empty, and
- h<sub>REF</sub> is the height in the desired units of the container or liquid reference electrodes.

The ratio between the capacitance of the level and the reference electrodes allows simple calculation of the liquid level inside the container itself. Very high sensitivity values (that is, many LSB/mm) can be obtained due to the high resolution of the FDC2x1x, even when the sensors are located remotely from the container. Note that this approach assumes that the container has a uniform cross section from top to bottom, so that each incremental increase or decrease in the liquid represents a change in volume that is directly related to the height of the liquid.



Figure 60. FDC (Liquid Level Measurement)

#### 8.2.1 Design Requirements

The liquid level measurement should be independent of the liquid, which can be achieved using the 3-electrode design described above. Moreover, the sensor should be isolated from environmental interferers such as a human body, other objects, or EMI.

## 8.2.2 Detailed Design Procedure

In capacitive sensing systems, the design of the sensor plays an important role in determining system performance and capabilities. In most cases the sensor is simply a metal plate that can be designed on the PCB.



#### **Typical Application (continued)**

The sensor used in this example is implemented with a two-layer PCB. On the top layer, which faces the tank, there are the 3 electrodes (reference environmental, reference liquid, and level) with a ground plane surrounding the electrodes.

Depending on the shape of the container, the FDC can be located on the sensor PCB to minimize the length of the traces between the input channels and the sensors. In case the shape of the container or other mechanical constraints do not allow having the sensors and the FDC on the same PCB, the traces which connect the channels to the sensor need to be shielded with the appropriate shield.

#### 8.2.3 Application Performance Plot

A liquid level sensor with 3 electrodes like the one shown in the schematic was connected to the EVM. The plot shows the capacitance measured by Level sensor at different levels of liquid in the tank. The capacitance of the Reference Liquid and Reference Environmental sensors have a steady value because they experience consistent exposure to liquid and air, while the capacitance of the level sensor (Level) increases linearly with the height of the liquid in the tank.



Figure 61. Electrodes' Capacitance vs Liquid Level

## 8.2.4 Recommended Initial Register Configuration Values

The application requires 100SPS ( $T_{SAMPLE} = 10$  ms). A sensor with an 18- $\mu$ H inductor and a 33-pF capacitor is used. Additional pin, trace, and wire capacitance accounts for 20 pF, so the total capacitance is 53-pF.

Using L and C,  $f_{SENSOR} = 1/2\pi\sqrt{(LC)} = 1/2\pi\sqrt{(18 \times 10^{-6} \times 50 \times 10^{-12})} = 5.15$  MHz. This represents the maximum sensor frequency. When the sensor capacitance is added, the frequency will decrease.

Using a system master clock of 40 MHz applied to the CLKIN pin allows flexibility for setting the internal clock frequencies. The sensor coils are connected to channel 0 (IN0A and IN0B pins), channel 1 (IN1A and IN1B pins), and channel 2 (IN2A and IN2B pins).

After powering on the FDC, it will be in Sleep Mode. Program the registers as follows (example sets registers for channel 0 only; channel 1 and channel 2 registers can use equivalent configuration):

- 1. Set the dividers for channel 0.
  - (a) Because the sensor is in an single-ended configuration, the sensor frequency select register should be set to 2, which means setting field CH0\_FIN\_SELto b10.
  - (b) The design constraint for f<sub>REF0</sub> is > 4 x f<sub>SENSOR</sub>. To satisfy this constraint, f<sub>REF0</sub> must be greater than 20.6 MHz, so the reference divider should be set to 1. This is done by setting the CH0\_FREF\_DIVIDER field to 0x01.
  - (c) The combined value for Chan. 0 divider register (0x14) is 0x2001.
- 2. Sensor drive current: to ensure that the oscillation amplitude is between 1.2V and 1.8V, measure the oscillation amplitude on an oscilloscope and adjust the IDRIVE value, or use the integrated FDC GUI feature to determine the optimal setting. In this case the IDRIVE value should be set to 15 (decimal), which results in an oscillation amplitude of 1.68 V(pk). The INIT\_DRIVE current field should be set to 0x00. The combined value for the DRIVE\_CURRENT\_CH0 register (addr 0x1E) is 0x7C00.

www.ti.com

## **Typical Application (continued)**

- 3. Program the settling time for Channel 0 (see Multi-Channel and Single-Channel Operation).
  - (a) CHx\_SETTLECOUNT >  $V_{pk} \times f_{REFx} \times C \times \pi^2$  / (32 x IDRIVE<sub>X</sub>)  $\rightarrow$  7.5, rounded up to 8. To provide margin to account for system tolerances, a higher value of 10 is chosen.
  - (b) Register 0x10 should be programmed to a minimum of 10.
  - (c) The settle time is:  $(10 \times 16)/40,000,000 = 4 \mu s$
  - (d) The value for Channel 0 SETTLECOUNT register (0x10) is 0x000A.
- The channel switching delay is approximately 1 μs for f<sub>REF</sub> = 40 MHz (see Multi-Channel and Single-Channel Operation)
- 5. Set the conversion time by the programming the reference count for Channel 0. The budget for the conversion time is :  $1/N \times (T_{SAMPLE} settling time channel switching delay) = 1/3 (10,000 4 1) = 3.33 ms$ 
  - (a) To determine the conversion time register value, use the following equation and solve for CH0\_RCOUNT: Conversion Time (t<sub>C0</sub>)= (CH0\_RCOUNT × 16)/f<sub>REF0</sub>.
  - (b) This results in CH0\_RCOUNT having a value of 8329 decimal (rounded down). Note that this yields an ENOB > 13 bits.
  - (c) Set the CH0\_RCOUNT register (0x08) to 0x2089.
- 6. Use the default values for the ERROR\_CONFIG register (address 0x19). By default, no interrupts are enabled
- 7. Program the MUX\_CONFIG register
  - (a) Set the AUTOSCAN\_EN to b1 bit to enable sequential mode
  - (b) Set RR\_SEQUENCE to b10 to enable data conversion on three channels (channel 0, channel 1, channel 2)
  - (c) Set DEGLITCH to b101 to set the input deglitch filter bandwidth to 10 MHz, the lowest setting that exceeds the oscillation tank frequency.
  - (d) The combined value for the MUX\_CONFIG register (address 0x1B) is 0xC20D
- 8. Finally, program the CONFIG register as follows:
  - (a) Set the ACTIVE CHAN field to b00 to select channel 0.
  - (b) Set SLEEP\_MODE\_EN field to b0 to enable conversion.
  - (c) Set SENSOR\_ACTIVATE\_SEL = b0, for full current drive during sensor activation
  - (d) Set the REF\_CLK\_SRC field to b1 to use the external clock source.
  - (e) Set the other fields to their default values.
  - (f) The combined value for the CONFIG register (address 0x1A) is 0x1601.

We then read the conversion results for channel 0 to channel 2 every 10ms from register addresses 0x00 to 0x05.

Based on the example configuration above, TI recommends the following register write sequence is recommended:

Table 47. Recommended Initial Register Configuration Values (Multi-channel Operation)

| ADDRESS | VALUE  | REGISTER NAME     | COMMENTS                                                                                  |
|---------|--------|-------------------|-------------------------------------------------------------------------------------------|
| 0x08    | 0x8329 | RCOUNT_CH0        | Reference count calculated from timing requirements (100 SPS) and resolution requirements |
| 0x09    | 0x8329 | RCOUNT_CH1        | Reference count calculated from timing requirements (100 SPS) and resolution requirements |
| 0x0A    | 0x8329 | RCOUNT_CH2        | Reference count calculated from timing requirements (100 SPS) and resolution requirements |
| 0x10    | 0x000A | SETTLECOUNT_CH0   | Minimum settling time for chosen sensor                                                   |
| 0x11    | 0x000A | SETTLECOUNT_CH1   | Minimum settling time for chosen sensor                                                   |
| 0x12    | 0x000A | SETTLECOUNT_CH2   | Minimum settling time for chosen sensor                                                   |
| 0x14    | 0x2002 | CLOCK_DIVIDER_CH0 | CH0_FIN_DIVIDER = 1, CH0_FREF_DIVIDER = 2                                                 |
| 0x15    | 0x2002 | CLOCK_DIVIDER_CH1 | CH1_FIN_DIVIDER = 1, CH1_FREF_DIVIDER = 2                                                 |
| 0x16    | 0x2002 | CLOCK_DIVIDER_CH2 | CH1_FIN_DIVIDER = 1, CH1_FREF_DIVIDER = 2                                                 |
| 0x19    | 0x0000 | ERROR_CONFIG      | Can be changed from default to report status and error conditions                         |



## **Typical Application (continued)**

Table 47. Recommended Initial Register Configuration Values (Multi-channel Operation) (continued)

| ADDRESS | VALUE  | REGISTER NAME     | COMMENTS                                                                                                                                                                                                                                 |
|---------|--------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x1B    | 0xC20D | MUX_CONFIG        | Enable Ch 0 , Ch 1, and Ch 2 (sequential mode), set Input deglitch bandwidth to 10MHz                                                                                                                                                    |
| 0x1E    | 0x7C00 | DRIVE_CURRENT_CH0 | Sets sensor drive current on ch 0                                                                                                                                                                                                        |
| 0x1F    | 0x7C00 | DRIVE_CURRENT_CH1 | Sets sensor drive current on ch 1                                                                                                                                                                                                        |
| 0x20    | 0x7C00 | DRIVE_CURRENT_CH2 | Sets sensor drive current on ch 2                                                                                                                                                                                                        |
| 0x1A    | 0x1601 | CONFIG            | Enable full current drive during sensor activation, select external clock source, wake up device to start conversion. This register write must occur last because device configuration is not permitted while the FDC is in active mode. |

#### 8.3 Do's and Don'ts

- Do leave a small gap between sensor plates in differential configurations. 2-3mm minimum separation is recommended.
- The FDC does not support hot-swapping of the sensors. Do not hot-swap sensors, for example by using external multiplexers.

# 9 Power Supply Recommendations

The FDC requires a voltage supply within 2.7 V and 3.6 V. TI recommends multilayer ceramic bypass X7R capacitors of 0.1  $\mu$ F and 1  $\mu$ F between the VDD and GND pins. If the supply is located more than a few inches from the FDC, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 10  $\mu$ F is a typical choice.

The optimum placement is closest to the VDD and GND pins of the device. Care should be taken to minimize the loop area formed by the bypass capacitor connection, the VDD pin, and the GND pin of the device. See Figure 62 and Figure 65 for layout examples.

## 10 Layout

#### 10.1 Layout Guidelines

- Avoid long traces to connect the sensor to the FDC. Short traces reduce parasitic capacitances between sensor inductor and offer higher system performance.
- Systems that require matched channel response need to have matched trace length on all active channels.

#### 10.2 Layout Examples

Figure 62 to Figure 65 show the FDC2114 / FDC2214 evaluation module (EVM) layout.



Figure 62. Example PCB Layout: Top Layer (Signal)





Figure 63. Example PCB Layout: Mid-Layer 1 (GND)



Figure 64. Example PCB Layout: Mid-layer 2 (Power)





Figure 65. Example PCB Layout: Bottom Layer (Signal)



# 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Development Support

For related links, see the following:

Texas Instruments' WEBENCH® tool: http://www.ti.com/webench

## 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation, refer to the following:

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report (SPRA953)

## 11.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.4 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 48. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|---------------------|---------------------|
| FDC2112-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |
| FDC2114-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |
| FDC2212-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |
| FDC2214-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

www.ti.com SNOSCZ9 – MAY 2016

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Documentation Feedback





26-Jun-2016

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| FDC2112QDNTRQ1   | ACTIVE | WSON         | DNT                | 12   | 4500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | FDC2112<br>Q1        | Samples |
| FDC2112QDNTTQ1   | ACTIVE | WSON         | DNT                | 12   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | FDC2112<br>Q1        | Samples |
| FDC2114QRGHRQ1   | ACTIVE | WQFN         | RGH                | 16   | 4500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | FC2114Q              | Samples |
| FDC2114QRGHTQ1   | ACTIVE | WQFN         | RGH                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | FC2114Q              | Samples |
| FDC2212QDNTRQ1   | ACTIVE | WSON         | DNT                | 12   | 4500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | FDC2212<br>Q1        | Samples |
| FDC2212QDNTTQ1   | ACTIVE | WSON         | DNT                | 12   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | FDC2212<br>Q1        | Samples |
| FDC2214QRGHRQ1   | ACTIVE | WQFN         | RGH                | 16   | 4500           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | FC2214Q              | Samples |
| FDC2214QRGHTQ1   | ACTIVE | WQFN         | RGH                | 16   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | FC2214Q              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# **PACKAGE OPTION ADDENDUM**

26-Jun-2016

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF FDC2112-Q1, FDC2114-Q1, FDC2212-Q1, FDC2214-Q1:

• Catalog: FDC2112, FDC2114, FDC2212, FDC2214

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

PACKAGE MATERIALS INFORMATION

www.ti.com 20-Sep-2016

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| FDC2112QDNTRQ1 | WSON            | DNT                | 12 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| FDC2112QDNTTQ1 | WSON            | DNT                | 12 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| FDC2114QRGHRQ1 | WQFN            | RGH                | 16 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| FDC2114QRGHTQ1 | WQFN            | RGH                | 16 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| FDC2212QDNTRQ1 | WSON            | DNT                | 12 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| FDC2212QDNTTQ1 | WSON            | DNT                | 12 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| FDC2214QRGHRQ1 | WQFN            | RGH                | 16 | 4500 | 330.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| FDC2214QRGHTQ1 | WQFN            | RGH                | 16 | 250  | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

www.ti.com 20-Sep-2016



\*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| FDC2112QDNTRQ1 | WSON         | DNT             | 12   | 4500 | 367.0       | 367.0      | 35.0        |  |
| FDC2112QDNTTQ1 | WSON         | DNT             | 12   | 250  | 210.0       | 185.0      | 35.0        |  |
| FDC2114QRGHRQ1 | WQFN         | RGH             | 16   | 4500 | 367.0       | 367.0      | 35.0        |  |
| FDC2114QRGHTQ1 | WQFN         | RGH             | 16   | 250  | 210.0       | 185.0      | 35.0        |  |
| FDC2212QDNTRQ1 | WSON         | DNT             | 12   | 4500 | 367.0       | 367.0      | 35.0        |  |
| FDC2212QDNTTQ1 | WSON         | DNT             | 12   | 250  | 210.0       | 185.0      | 35.0        |  |
| FDC2214QRGHRQ1 | WQFN         | RGH             | 16   | 4500 | 367.0       | 367.0      | 35.0        |  |
| FDC2214QRGHTQ1 | WQFN         | RGH             | 16   | 250  | 210.0       | 185.0      | 35.0        |  |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



SON (PLASTIC SMALL OUTLINE - NO LEAD)



NOTES: 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This package is designed to be soldered to a thermal pad on the board for thermal and mechanical performance. For more information, refer to QFN/SON PCB application note in literature No. SLUA271 (www.ti.com/lit/slua271).



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.