# Project 5 Tutorial: Benchmark Circuit s27

18-765: Digital Systems Testing and Testable Design

In this tutorial the general procedure of Project 5 will be demonstrated through the use of a much smaller sequential circuit. ISCAS Benchmark circuit *s27* has four inputs, one output, eight logic gates, and three D flip flops. All required files for this process can be found in *p5example\_s27.zip*.

For any questions or further information about the tasks described in this tutorial please reference *Project 5 Cadence Encounter Test Help*, *Project 5 Scripts Help*, or the help documents within Cadence Encounter Test.

#### **Table of Contents**

**Tutorial Setup** 

Background

Steps

ATPG with Combinational Circuit

Background

Steps

**Test Vector Conversion and Serialization** 

Background

Steps

**DFT Circuit Simulation** 

Background

Steps

# **Tutorial Setup**

## Background

If this is your first time using Cadence Encounter Test, please visit the *Project 5 Cadence Encounter Test Help* document and read its introduction. This will describe the required setup for Encounter Test and how to start its GUI.

The documentation for this Project 5 will be accompanied by two .*zip* files. The first, *p5userscripts.zip* contains different scripts that will help you in working with the test vectors of this file. The script *p5convert.py* (using modules from *p5fileconvert.py*) will help you in converting between test vector formats. *p5serialize.py* is used to serialize the test vectors in order to apply them to a newly designed, scan-based DFT circuit.

The second .*zip* file, entitled *p5example\_s27.zip* contains the files used in this tutorial. The purpose of each of these files will become more clear as you perform the tasks in this tutorial.

## **Steps**

Create a directory that will hold your files for Project 5. This directory will be referenced as project5 in this tutorial.

Within that directory create a directory which will hold the working directories for the Cadence Encounter Test projects you will use in completing Project 5. Throughout the tutorial this directory will be referenced as project5/cet\_workdirs/.

Unzip both of the accompanying files, creating two directories with names that match the .zip files.

```
unzip p5example_s27.zip
unzip p5userscripts.zip
```

Move these newly-made directories into the parent directory project5/.

#### ATPG with Combinational Circuit

# **Background**

In order to simulate the final design of your DFT circuit you must create a series of test vectors. The first step in this process is to convert the original sequential circuit to the combinational circuit. You will create a second Verilog module that will contain all of the combinational logic from the sequential circuit. All of the inputs to D flip flops will become primary outputs of the combinational circuit, and the flip flop outputs will become primary inputs. The D flip flops and any of their other signals (clocks, reset) are removed from the module.

Open *s27.v* and *s27\_comb.v* alongside one another. Compare the two and note the differences described above. When you perform this step in your own application of Project 5, the combinational version of your circuit should exhibit these same changes.

### **Steps**

Open the Cadence Encounter Test GUI

Select File - New ...

Name your project and its working directory "s27\_comb" Click **OK** 



In a terminal, move (or copy) the file  $s27\_comb.v$  from project5/p5example\_s27/ to the project's working directory project5/cet workdirs/s27 comb/.

In Encounter Test, select **Verification**  $\square$  **Build Models**  $\square$  **Model** ... Navigate to the working directory and select "s27\_comb.v" from the list of files. Click *Run* 



Select Verification □ Build Models □ Test Mode ...

Type "FULLSCAN" in for *Test mode name* Click *Run* 



# Select Verification $\square$ Build Models $\square$ Build Fault Model ...

Deselect Include Dynamic Faults

Click Run



Select **Verification** □ **Verify** □ **Test Structures** ... Select "FULLSCAN" for the *Test mode name* Click **Run** 



Select ATPG □ Create Tests □ Specific Static Tests □ Logic ...

Select "FULLSCAN" for the Test mode name

Type "exp\_comb" for *Create tests experiment name* Click *Run* 

Confirm that 100% fault coverage is reached in the Encounter Test GUI's session log.



Select ATPG □ Write Vectors ...

Select "FULLSCAN" for the Test mode name

For Vectors to write, select Uncommitted vectors and "exp\_comb"

For Language, select "STIL"

Click Run



New STIL files containing signal definitions and the generated test vectors will be created in the directory s27\_comb/testresults/stil/.

**Close** Encounter Test

#### Test Vector Conversion and Serialization

#### **Background**

After the test vectors have been created for the combinational version of your circuit, the bits from those vectors will need to be manipulated in order to achieve the correct testing conditions for the DFT version of the circuit. For this tutorial, the DFT circuit implements internal scan. When working with a scan-based design, the vectors generated for the combinational circuit will need to be serialized to apply multiple bit values to a single input.

This portion of the tutorial contains three main steps involving the scripts accompanying this project. The first converts the output from Encounter Test to a file that is more easy to read and work with. The second step will serialize those test vectors. The serialized vectors are then converted back to a file format readable by Encounter Test.

# Steps

In a terminal, navigate to the project5/p5example\_s27/ directory and create a new directory entitled s27vec\_temp. From this new directory, run the *p5convert.py* script using the following command.

Two new files will be created in your s27vec\_temp directory. The first, s27\_comb.etr contains the test vectors from the Encounter Test-created STIL file. You may wish to view these test vector files alongside one another to observe the differences in the two file types and the advantages of each.

The other file in your s27vec\_temp directory will be named s27\_comb.Tp5map and is a template for the mapping file used in the p5serialize.py script. Open this template and view it alongside the finalized version of the mapping file s27\_comb.p5map in the directory /project5/p5example\_s27/. Take note of the additions, as you will need to perform similar actions when creating the mapping file for your own Project 5 design.

From your s27vec\_temp directory, serialize the test vectors in s27\_comb.etr according to the mapping file s27\_comb.p5map using the following command.

```
../../p5userscripts/p5serialize.py s27_comb.etr ../s27_comb.p5map s27_scan
```

This will create a new file of serialized test vectors named *s27\_scan.Setr*. Although the vectors have been serialized in this file there are still modifications that need to be made in order to

apply these test vectors to the new DFT version of the circuit. Open this file alongside the modified file of test vectors  $s27\_scan.etr$  in the directory /project5/p5example\_s27/. Note that the names of the scan in and scan out pins have changed to match the names in the  $s27\_scan.v$  circuit. In this situation, these are the only changes that have been made. In creating the test vectors for your own Project 5 DFT circuit, you may need to add in test vectors to initialize the circuit. This may include a reset for flip-flops, or the use of other control signals to prepare for scan. Ensure that these vectors are correctly structured for your circuit. The bits have been placed in a manner which will allow them to be correctly applied to the DFT circuit  $s27\_scan.v$  in the directory /project5/p5example\_s27/. Viewing this circuit may help in your understanding of how the bits are placed. You will need to perform the same type of bit manipulation when creating the test vectors to be used on your Project 5 DFT circuit.

From your s27vec\_temp directory, convert the test vectors in *s27\_scan.etr* to the STIL format using the following command.

```
../../p5userscripts/p5convert.py ../s27_scan.etr -f etr -t stil s27_scan
```

Two new STIL files will be created. You may find it useful to open the file *s27\_scan.vectors.stil* alongside the *s27\_scan.etr* to compare the file types.

#### **DFT Circuit Simulation**

#### **Background**

After you have created your DFT circuit for Project 5, you will need to simulate it to find how well it detects faults. You will use the test vectors that you have prepared in the previous steps to perform this simulation. After the simulation is performed a fault coverage percentage will be printed, essentially grading how well the combination of your circuit and test vectors performed. The ultimate goal of Project 5 is to make this percentage as high as you can.

# **Steps**

**Open** the Cadence Encounter Test GUI

Select File Dew ...

Name your project and its working directory "s27\_scan" Click **OK** 



In a terminal, move (or copy) the file  $s27\_scan.v$  from project5/p5example\_s27/ to the project's working directory project5/cet\_workdirs/s27\_scan/.

In Encounter Test, select **Verification**  $\square$  **Build Models**  $\square$  **Model** ... Navigate to the working directory and select  $s27\_scan.v$  from the list of files. Click **Run** 



In a terminal, move (or copy) the file \$27\_scan.FULLSCAN.pinassign from project5/p5example\_s27/ to the project's working directory project5/cet\_workdirs/s27\_scan/. This simple file defines the clock signals used for any sequential circuits. You may wish to view this file, as you will need to create a pin assignment file for your own Project 5 DFT circuit.

Select Verification □ Build Models □ Test Mode ...

Type "FULLSCAN" in for Test mode name

For *Input pin assignment file* select "s27\_scan.FULLSCAN.pinassign" from your working directory project5/cet\_workdirs/s27\_scan.

Click Run



Select Verification 

Build Models 

Build Fault Model ...

Deselect Include Dynamic Faults

Click Run



# Select Verification Verify Test Structures ...

Select "FULLSCAN" for the Test mode name

#### Click Run



In a terminal, move (or copy) the *p5convert.py* created STIL files *s27\_scan.vectors.stil* and *s27\_scan.signals.stil* from project5/p5example\_s27/s27vec\_temp/ to the project's working directory project5/cet\_workdirs/s27\_scan/.

#### Select Tools □ Vectors □ Simulate ...

Select "FULLSCAN" for the Test mode name

For the *Manual vectors file*, select *s27\_scan.vectors.stil* from the project's working directory project5/cet\_workdirs/s27\_scan/

Type "exp\_scan" for the Output experiment name

Select "STIL" for the Format



#### Click Advanced

Move to the Simulation tab

Under Fault Simulation, select "Static" as the Fault type



Click **OK** to close this window

#### Click Run on the original window

The test vectors should obtain about 98% fault coverage. Only a certain set of untestable or newly-introduced faults will not be detected. All of the faults from the original combinational circuit will be covered. As a confirmation, you can report a list of every fault built by the fault model and its tested/untested status.

Looking through this report will also allow you to identify the undetected faults in your own Project 5 DFT circuit and test for them using additional test vectors or circuit modifications.

Select Report □ Fault □ Logic Faults ...

Select Faults in test mode

Select "FULLSCAN"

Select Uncommitted tests status and "exp\_scan"

Under Fault Status, select "Untested", "Tested", and "Untestable".

Under Reporting select "Include status and type key" and "Identify fault by pin name"

Click Run



The log file will also be created for this step, printing the same information that you see in the Session Log. To access this file, look for the file

testresults/logs/log\_report\_faults\_FULLSCAN\_exp\_scan in the working directory of your Encounter Test project.