# THOMSON SEMICONDUCTORS

EF6850 1.0 MHz EF68A50 1.5 MHz EF68B50 2.0 MHz

# ASYNCHRONOUS COMMUNICATIONS INTERFACE ADAPTER (ACIA)

The EF6850 Asynchronous Communications Interface Adapter provides the data formatting and control to interface serial asynchronous data communications information to bus organized systems such as the EF6800 Microprocessing Unit.

The bus interface of the EF6850 includes select, enable, read/write, interrupt and bus interface logic to allow data transfer over an 8-bit bi-directional data bus. The parallel data of the bus system is serially transmitted and received by the asynchronous data interface, with proper formatting and error checking. The functional configuration of the ACIA is programmed via the data bus during system initialization. A programmable Control Register provides variable word lengths, clock division ratios, transmit control, receive control, and interrupt control. For peripheral or modem operation three control lines are provided. These lines allow the ACIA to interface directly with adequate integrated digital modems.

- Eight and Nine-Bit Transmission
- Optional Even and Odd Parity
- Parity, Overrun and Framing Error Checking
- Programmable Control Register
- Optional ÷1, ÷16, and ÷64 Clock Modes
- Up to 500 kbps Transmission
- False Start Bit Deletion
- Peripheral/Modem Control Functions
- Double Buffered
- One or Two Stop Bit Operation

## EF6850 ASYNCHRONOUS COMMUNICATIONS INTERFACE ADAPTER BLOCK DIAGRAM



## MOS

(N-CHANNEL, SILICON-GATE)

ASYNCHRONOUS
COMMUNICATIONS INTERFACE
ADAPTER



#### PIN ASSIGNMENT

| 1 [  | v <sub>ss</sub> | CTS | 24   |
|------|-----------------|-----|------|
| 2 [  | Rx Data         | DCD | 23   |
| 3 [  | Rx Clk          | DO  | 22   |
| 4 [  | Tx Clk          | D1  | 21   |
| 5 [  | ATS             | D2  | 20   |
| 6 [  | Tx Data         | D3  | ].19 |
| 7 [  | IRO             | D4  | ] 18 |
| в[   | CS0             | D5  | 17   |
| 9 [  | CS2             | D6  | 16   |
| 10 [ | CS1             | D7  | ] 15 |
| 11 [ | AS              | Ε   | ] 14 |
| 12   | V <sub>DD</sub> | R/W | ] 13 |
|      |                 |     |      |

#### ORDERING INFORMATION

| Speed             | Device        | Temperature<br>Range |
|-------------------|---------------|----------------------|
| 1.0 MHz           | EF6850 C, P   | 0 to + 70° C         |
|                   | EF6850 CV, PV | - 40 to+ 85° C       |
| Equ. MIL-STD-8838 | EF6850 CMB    | - 55 to+125°C        |
| NFC 96883         | EF6850 CMG    |                      |
| 1.5 MHz           | EF68A50 C, P  | 0 to+ 70° C          |
|                   | EF68A50CV, PV | - 40 to+ 85° C       |
| 2.0 MHz           | EF68B50 C. P  | 0 to+ 70° C          |

S 9493 B1.

HOMSON SEMICONDUCTORS

es headquarters • ev. de l'Europe - 78140 VELIZY - FRANCE I-:(3) 946 97 19 / Telex : 204780 F



#### **MAXIMUM RATINGS**

| Ra                          | sting              | Symbol           | Value        | Unit |  |
|-----------------------------|--------------------|------------------|--------------|------|--|
| Supply Voltage              |                    | Vcc              | -0.3 to +7.0 | Vdc  |  |
| Input Voltage               |                    | Vin              | -0.3 to +7.0 | Vdc  |  |
| Operating Temperature Range |                    | TA               | 0 to +70     | °C   |  |
| Storage Temperature Range   |                    | T <sub>stq</sub> | -55 to +150  | °c   |  |
| Thermal Resistance          | Plastic<br>Ceramic | ΑLθ              | 120<br>60    | °C/W |  |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 5.0 V ±5%, V<sub>SS</sub> = 0, T<sub>A</sub> = 0 to 70°C unless otherwise noted.)

| Characteristic                                                                                               |                      | Symbol                | Min                                            | Тур       | Max                   | Uni  |
|--------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|------------------------------------------------|-----------|-----------------------|------|
| Input High Voltage                                                                                           | VIH                  | V <sub>SS</sub> + 2.0 |                                                | Уcc       | Vdc                   |      |
| Input Low Voltage                                                                                            |                      | VIL                   | V <sub>SS</sub> -0.3                           |           | V <sub>SS</sub> + 0.8 | Vdi  |
| Input Leakage Current R/W,CS0,CS1 (Vin = 0 to 5.25 Vdc) RS, Rx D, Rx C                                       |                      | lin                   | -                                              | 1.0       | 2.5                   | μAd  |
| Three-State (Off State) Input Current (Vin = 0.4 to 2.4 Vdc)                                                 | D0-D7                | <sup>I</sup> TSI      | -                                              | 2.0       | 10                    | μAd  |
|                                                                                                              | D0-D7<br>× Data, RTS | VOH                   | V <sub>SS</sub> + 2.4<br>V <sub>SS</sub> + 2.4 |           | -                     | Vde  |
| Output Low Voltage (I <sub>Load</sub> = 1.6 mAdc, Enable Pulse Width $<25 \mu s$ )                           |                      | VOL                   |                                                | _         | V <sub>SS</sub> + 0.4 | Vdd  |
| Output Leakage Current (Off State) (VOH = 2.4 Vdc)                                                           | IRQ                  | 'LОН                  | _                                              | 1.0       | 10                    | μAd  |
| Power Dissipation                                                                                            |                      | PD                    |                                                | 300       | 525                   | mW   |
| Input Capacitance                                                                                            |                      | Cin                   |                                                |           |                       | pF   |
| $(V_{in} = 0, T_A = 25^{\circ}C, f = 1.0 \text{ MHz})$<br>E, Tx Clk, Rx Clk, R/W, RS, Rx Data, CS0, CS1, CS2 | D0-D7                |                       | -                                              | 10<br>7.0 | 12.5<br>7.5           | l br |
| Output Capacitance (V <sub>in</sub> = 0, T <sub>A</sub> = 25 <sup>o</sup> C, f = 1.0 MHz)                    | TS, Tx Data          | C <sub>out</sub>      | -                                              | -         | 10<br>5.0             | ρF   |
|                                                                                                              | :64 Modes            | PWCL                  | 600                                            |           |                       | ns   |
|                                                                                                              | ÷64 Modes            | PWCH                  | 600                                            |           |                       | ns.  |
|                                                                                                              | 1 Mode<br>64 Modes   | ¹c                    |                                                | -         | 500<br>800            | kHz  |
| Clock-to-Data Delay for Transmitter (Figure 3)                                                               |                      | tTDD .                | _                                              |           | 1.0                   |      |
| Receive Data Setup Time (Figure 4)                                                                           | ∃1 Mode              | ¹RDSU                 | 500                                            |           | - 1.0                 | μs   |
| Receive Data Hold Time (Figure 5)                                                                            | 1 Mode               | ¹RDH                  | 500                                            |           |                       | ns   |
| Interrupt Request Release Time (Figure 6)                                                                    |                      | IIR .                 |                                                |           | 1 2                   | ns   |
| Request-to-Send Delay Time (Figure 6)                                                                        |                      | ¹RTS                  | _                                              |           | 1.0                   | μs   |
| Input Transition Times (Except Enable)                                                                       |                      | trit                  |                                                |           | 1.0                   | μs   |

<sup>\*1.0</sup> µs or 10% of the pulse width, whichever is smaller.

### **BUS TIMING CHARACTERISTICS**

|                                                                  |                  | EF-  | 6850        | EF-6  | EF-68A50 |          | EF-68B50 |      |
|------------------------------------------------------------------|------------------|------|-------------|-------|----------|----------|----------|------|
| Characteristic                                                   | Symbol           | Min  | Max         | Min   | Max      | Min      | Max      | Unit |
| READ (Figures 7 and 9)                                           |                  |      |             |       |          | <b>1</b> |          |      |
| Enable Cycle Time                                                | tcvcE            | 1.0  | Γ           | 0.666 |          | 0.500    |          | T    |
| Enable Pulse Width, High                                         | PWEH             | 0.45 | 25          | 0.28  | 25       | 0.22     | 25       | μs   |
| Enable Pulse Width, Low                                          | PWEL             | 0.43 |             | 0.28  |          | 0.22     |          | μS   |
| Setup Time, Address and R/W valid to Enable positive transistion | <sup>1</sup> AS  | 160  | <del></del> | 140   |          | 70       |          | μς   |
| Data Delay Time                                                  | †DDB             | -    | 320         |       | 220      | - 1      | -        | ns   |
| Data Hold Time                                                   | t <sub>H</sub>   | 10   |             | 10    |          | 10       | 180      | ns   |
| Address Hold Time                                                | <sup>1</sup> AH  | 10   |             | 10    |          |          |          | ns   |
| Rise and Fall Time for Enable input                              | ter, ter         | -    | 25          |       |          | 10       |          | ns   |
| /RITE (Figures 8 and 9)                                          | I .ELY.EL        | LI   |             |       | 25       | _        | 25       | ns   |
| Enable Cycle Time                                                | T .              |      |             |       |          |          |          |      |
| Enable Pulse Width, High                                         | tcycE            | 1.0  |             | 0.666 |          | 500      |          | μs   |
| Enable Pulse Width, Low                                          | PWEH             | 0.45 | 25          | 0.28  | 25       | 0.22     | 25       | μs   |
|                                                                  | PWEL             | 0.43 |             | 0.28  | -        | 0.21     |          | μs   |
| Setup Time, Address and R/W valid to Enable positive transition  | <sup>t</sup> AS  | 160  |             | 140   |          | 70       |          | ns   |
| Data Setup Time                                                  | <sup>t</sup> DSW | 195  |             | .80   |          | 60       |          | ns   |
| Data Hold Time                                                   | tH               | 10   | _           | 10    |          | 10       |          | ns.  |
| Address Hold Time                                                | t <sub>A</sub> H | 10   |             | 10    |          | 10       |          | ns   |
| Rise and Fall Time for Enable input                              | ter, tef         |      | 25          |       | 25       |          | 25       | U.S. |

FIGURE 1 - CLOCK PULSE WIDTH, LOW-STATE



FIGURE 3 - TRANSMIT DATA OUTPUT DELAY



FIGURE 5 - RECEIVE DATA HOLD TIME (:1 Mode)



FIGURE 7 - BUS READ TIMING CHARACTERISTICS (Read information from ACIA)



FIGURE 2 - CLOCK PULSE WIDTH, HIGH-STATE



FIGURE 4 -- RECEIVE DATA SETUP TIME (÷1 Mode)



FIGURE 6 - REQUEST-TO-SEND DELAY AND INTERRUPT-REQUEST RELEASE TIMES



FIGURE 8 — BUS WRITE TIMING CHARACTERISTICS
(Write information into ACIA)



#### FIGURE 9 - BUS TIMING TEST LOADS Load A Load B (D0-D7, RTS, Tx Data) (IRQ Only) 9 50 V Q 50 V R<sub>L</sub> = 2.5 k 3 k 1N4148 Test Point O Test Point O or Equiv. 1N916 **未 100 j.f** or Equiv. C = 130 pF for D0 D7 $R = 11.7 \text{ k}\Omega$ for D0-D7 \* 30 pF for RTS and Tx Data = 24 kΩ for RTS and Tx Data



#### **DEVICE OPERATION**

At the bus interface, the ACIA appears as two addressable memory locations. Internally, there are four registers: two read-only and two write-only registers. The read-only

registers are Status and Receive Data; the write-only registers are Control and Transmit Data. The serial interface consists of serial input and output lines with independent clocks, and three peripheral/modem control lines.

#### POWER ON/MASTER RESET

The master reset (CRO, CR1) should be set during system initialization to insure the reset condition and prepare for programming the ACIA functional configuration when the communications channel is required. Control bits CR5 and CR6 should also be programmed to define the state of RTS whenever master reset is utilized. The ACIA also contains internal power-on reset logic to detect the power line turn-on transition and hold the chip in a reset state to prevent erroneous output transitions prior to initialization. This circuitry depends on clean power turn-on transitions. The power-on reset is released by means of the bus programmed master reset which must be applied prior to operating the ACIA. After master resetting the ACIA, the programmable Control Register can be set for a number of options such as variable clock divider ratios, variable word length one or two stop bits, parity (even, odd, or none), etc.

#### **TRANSMIT**

A typical transmitting sequence consists of reading the ACIA Status Register either as a result of an interrupt or in the ACIA's turn in a polling sequence. A character may be written into the Transmit Data Register if the status read operation has indicated that the Transmit Data Register is empty. This character is transferred to a Shift Register where it is serialized and transmitted from the Transmit Data output preceded by a start bit and followed by one or two stop bits. Internal parity (odd or even) can be optionally added to the character and will occur between the last data bit and the first stop bit. After the first character is written in the Data Register, the Status Register can be read again to check for a Transmit Data Register Empty condition and current peripheral status. If the register is empty, another character can be loaded for transmission even though the first character is in the process of being transmitted (because of double buffering). The second character will be automatically transferred into the Shift Register when the first character transmission is completed. This sequence continues until all the characters have been transmitted.

#### RECEIVE

Data is received from a peripheral by means of the Receive Data input. A divide-by-one clock ratio is provided for an externally synchronized clock (to its data) while the divide-by-16 and 64 ratios are provided for internal synchronization. Bit synchronization in the divide-by-16 and 64 modes is initiated by the detection of the leading mark-to-space transition of the start bit. False start bit deletion capability insures that a full half bit of a start bit has been received before the internal clock is synchronized to the bit time. As a character is being received, parity (odd or even) will be checked and the error indication will be available in the Status Register along with framing error, overrun error, and Receive Data Register full. In a typical receiving sequence, the Status Register is read to determine if a character has been re-

ceived from a peripheral. If the Receiver Data Register is full, the character is placed on the 8-bit ACIA bus when a Read Data command is received from the MPU. When parity has been selected for an 8-bit word (7 bits plus parity), the receiver strips the parity bit (D7 = 0) so that data alone is transferred to the MPU. This feature reduces MPU programming. The Status Register can continue to be read again to determine when another character is available in the Receive Data Register. The receiver is also double buffered so that a character can be read from the data register as another character is being received in the shift register. The above sequence continues until all characters have been received.

#### INPUT/OUTPUT FUNCTIONS

#### **ACIA INTERFACE SIGNALS FOR MPU**

The ACIA interfaces to the EF6800 MPU with an 8-bit bi-directional data bus, three chip select lines, a register select line, an interrupt request line, read/write line, and enable line. These signals, in conjunction with the EF6800 VMA output, permit the MPU to have complete control over the ACIA.

ACIA Bi-Directional Data (D0-D7) — The bi-directional data lines (D0-D7) allow for data transfer between the ACIA and the MPU. The data bus output drivers are three-state devices that remain in the high-impedance (off) state except when the MPU performs an ACIA read operation.

ACIA Enable (E) — The Enable signal, E, is a high impedance TTL compatible input that enables the bus input/output data buffers and clocks data to and from the ACIA. This signal will normally be a derivative of the EF6800  $\phi$ 2 Clock.

Read/Write (R/W) — The Read/Write line is a high impedance input that is TTL compatible and is used to control the direction of data flow through the ACIA's input/output data bus interface. When Read/Write is high (MPU Read cycle), ACIA output drivers are turned on and a selected register is read. When it is low, the ACIA output drivers are turned off and the MPU writes into a selected register. Therefore, the Read/Write signal is used to select read-only or write-only registers within the ACIA.

Chip Select (CS0, CS1, CS2) — These three high impedance TTL compatible input lines are used to address the ACIA. The ACIA is selected when CS0 and CS1 are high and CS2 is low. Transfers of data to and from the ACIA are then performed under the control of the Enable signal, Read/Write, and Register Select.

Register Select (RS) — The Register Select line is a high impedance input that is TTL compatible. A high level is used to select the Transmit/Receive Data Registers and a low level the Control/Status Registers. The Read/Write signal line is used in conjunction with Register Select to select the read-only or write-only register in each register pair.

Interrupt Request (IRQ) — Interrupt Request is a TTL compatible, open-drain (no internal pullup), active low

output that is used to interrupt the MPU. The  $\overline{IRQ}$  output remains low as long as the cause of the interrupt is present and the appropriate interrupt enable within the ACIA is set. The IRQ status bit, when high, indicates the  $\overline{IRQ}$  output is in the active state.

Interrupts result from conditions in both the transmitter and receiver sections of the ACIA. The transmitter section causes an interrupt when the Transmitter Interrupt Enabled condition is selected (CR5 · CR6), and the Transmit Data Register Empty (TDRE) status bit is high. The TDRE status bit indicates the current status of the Transmitter Data Register except when inhibited by Clear-to-Send (CTS) being high or the ACIA being maintained in the Reset condition. The interrupt is cleared by writing data into the Transmit Data Register. The interrupt is masked by disabling the Transmitter Interrupt via CR5 or CR6 or by the loss of CTS which inhibits the TDRE status bit. The Receiver section causes an interrupt when the Receiver Interrupt Enable is set and the Receive Data Register Full (RDRF) status bit is high, an Overrun has occurred, or Data Carrier Detect (DCD) has gone high. An interrupt resulting from the RDRF status bit can be cleared by reading data or resetting the ACIA. Interrupts caused by Overrun or loss of DCD are cleared by reading the status register after the error condition has occurred and then reading the Receive Data Register or resetting the ACIA. The receiver interrupt is masked by resetting the Receiver Interrupt Enable.

#### **CLOCK INPUTS**

Separate high impedance TTL compatible inputs are provided for clocking of transmitted and received data. Clock frequencies of 1, 16 or 64 times the data rate may be selected.

Transmit Clock (Tx Clk) — The Transmit Clock input is used for the clocking of transmitted data. The transmitter initiates data on the negative transition of the clock.

Receive Clock (Rx Clk) — The Receive Clock input is used for synchronization of received data. (In the  $\div$  1 mode, the clock and data must be synchronized externally.) The receiver samples the data on the positive transiton of the clock.

#### SERIAL INPUT/OUTPUT LINES

Receive Data (Rx Data) — The Receive Data line is a high impedance TTL compatible input through which data is received in a serial format. Synchronization with a clock for detection of data is accomplished internally when clock rates of 16 or 64 times the bit rate are used. Data rates are in the range of 0 to 500 kbps when external synchronization is utilized.

**Transmit Data (Tx Data)** — The Transmit Data output line transfers serial data to a modem or other peripheral. Data rates are in the range of 0 to 500 kbps when external synchronization is utilized.

#### PERIPHERAL/MODEM CONTROL

The ACIA includes several functions that permit limited

control of a peripheral or modem. The functions included are Clear-to-Send, Request-to-Send and Data Carrier Detect.

Clear-to-Send (CTS) — This high impedance TTL compatible input provides automatic control of the transmitting end of a communications link via the modem Clear-to-Send active low output by inhibiting the Transmit Data Register Empty (TDRE) status bit.

Request-to-Send (RTS) — The Request-to-Send output enables the MPU to control a peripheral or modem via the data bus. The RTS output corresponds to the state of the Control Register bits CR5 and CR6. When CR6 = 0 or both CR5 and CR6 = 1, the RTS output is low (the active state). This output can also be used for  $\overline{Data}$  Terminal Ready ( $\overline{DTR}$ ).

Data Carrier Detect (DCD) — This high impedance TTL compatible input provides automatic control, such as in the receiving end of a communications link by means of a modem Data Carrier Detect output. The DCD input inhibits and initializes the receiver section of the ACIA when high. A low to high transition of the Data Carrier Detect initiates an interrupt to the MPU to indicate the occurrence of a loss of carrier when the Receive Interrupt Enable bit is set.

#### **ACIA REGISTERS**

The expanded block diagram for the ACIA indicates the internal registers on the chip that are used for the status, control, receiving, and transmitting of data. The content of each of the registers is summarized in Table 1.

#### TRANSMIT DATA REGISTER (TDR)

Data is written in the Transmit Data Register during the negative transition of the enable (E) when the ACIA has been addressed and RS • R/W is selected. Writing data into the register causes the Transmit Data Register Empty bit in the Status Register to go low. Data can then be transmitted. If the transmitter is idling and no character is being transmitted, then the transfer will take place within one bit time of the trailing edge of the Write command. If a character is being transmitted, the new data character will commence as soon as the previous character is complete. The transfer of data causes the Transmit Data Register Empty (TDRE) bit to indicate empty.

#### RECEIVE DATA REGISTER (RDR)

Data is automatically transferred to the empty Receive Data Register (RDR) from the receiver deserializer (a shift register) upon receiving a complete character. This event causes the Receive Data Register Full bit (RDRF) in the status buffer to go high (full). Data may then be read through the bus by addressing the ACIA and selecting the Receive Data Register with RS and R/W high when the ACIA is enabled. The non-destructive read cycle causes the RDRF bit to be cleared to empty although

| TARLE 1 | - DEFINITION OF | ACIA DEGISTER | CONTENTS |
|---------|-----------------|---------------|----------|
| IABLE   | – DEFINITION OF | ALIA REGISTER | CONTENTS |

|                               | Buffer Address                           |                                         |                                             |                                                |  |  |  |
|-------------------------------|------------------------------------------|-----------------------------------------|---------------------------------------------|------------------------------------------------|--|--|--|
| Data<br>Bus<br>Line<br>Number | RS • R/W<br>Transmit<br>Data<br>Register | RS ● R/W<br>Receive<br>Data<br>Register | RS ◆ R/W  Control Register                  | RS ● R/W  Status Register                      |  |  |  |
| 0                             | (Write Only) Data Bit 0*                 | (Read Only)  Data Bit 0                 | (Write Only)  Counter Divide Select 1 (CR0) | (Read Only)  Receive Data Register Full (RDRF) |  |  |  |
| 1                             | Data Bit 1                               | Data Bit 1                              | Counter Divide<br>Select 2 (CR1)            | Transmit Data Register<br>Empty (TDRE)         |  |  |  |
| 2                             | Data Bit 2                               | Data Bit 2                              | Word Select 1<br>(CR2)                      | Data Carrier Detect<br>(DCD)                   |  |  |  |
| 3                             | Data Bit 3                               | Data Bit 3                              | Word Select 2<br>(CR3)                      | Clear-to-Send<br>(CTS)                         |  |  |  |
| 4                             | Data Bit 4                               | Data Bit 4                              | Word Select 3<br>(CR4)                      | Framing Error<br>(FE)                          |  |  |  |
| 5                             | Data Bit 5                               | Data Bit 5                              | Transmit Control 1<br>(CR5)                 | Receiver Overrun<br>(OVRN)                     |  |  |  |
| 6                             | Data Bit 6                               | Data Bit 6                              | Transmit Control 2-<br>(CR6)                | Parity Error (PE)                              |  |  |  |
| 7                             | Data Bit 7***                            | Data Bit 7**                            | Receive Interrupt<br>Enable (CR7)           | Interrupt Request<br>(IRQ)                     |  |  |  |

\* Leading bit \* LSB = Bit 0

\*\* Data bit will be zero in 7 bit plus parity modes
\*\*\* Data bit is "don't care" in 7 bit plus parity modes

the data is retained in the RDR. The status is maintained by RDRF as to whether or not the data is current. When the Receive Data Register is full, the automatic transfer of data from the Receiver Shift Register to the Data Register is inhibited and the RDR contents remain valid with its current status stored in the Status Register.

#### CONTROL REGISTER

The ACIA Control Register consists of eight bits of write-only buffer that are selected when RS and  $R \, \overline{\! \mathcal{M}}$  are low. This register controls the function of the receiver, transmitter, interrupt enables, and the Request-to-Send peripheral/modem control output.

Counter Divide Select Bits (CRO and CR1) - The Counter Divide Select Bits (CRO and CR1) determine the divide ratios utilized in both the transmitter and receiver sections of the ACIA. Additionally, these bits are used to provide a master reset for the ACIA which clears the Status Register (except for external conditions on CTS and DCD) and initializes both the receiver and transmitter. Master reset does not affect other Control Register bits. Note that after power-on or a power fail/restart, these bits must be set high to reset the ACIA. After reseting, the clock divide ratio may be selected. These counter select bits provide for the following clock divide ratios:

| CR1 | CRO | Function     |
|-----|-----|--------------|
| 0   | 0   | ÷ 1          |
| 0   | 1 1 | ÷ 16         |
| 1   | 0   | ÷ 64         |
| 1   | 1   | Master Reset |

Word Select Bits (CR2, CR3, and CR4) - The Word

Select bits are used to select word length, parity, and the number of stop bits. The encoding format is as follows:

| CR4 | CR3 | CR2 | Function                           |
|-----|-----|-----|------------------------------------|
| 0   | 0   | 0   | 7 Bits + Even Parity + 2 Stop Bits |
| 0   | 0   | 1   | 7 Bits + Odd Parity + 2 Stop Bits  |
| 0   | 1   | 0   | 7 Bits + Even Parity + 1 Stop Bit  |
| 0   | 1   | 1   | 7 Bits + Odd Parity + 1 Stop Bit   |
| 1 1 | 0   | 0   | 8 Bits + 2 Stop Bits               |
| 1   | 0   | 1 , | 8 Bits + 1 Stop Bit                |
| 1   | 1   | 0   | 8 Bits + Even Parity + 1 Stop Bit  |
| 1   | 1   | 1   | 8 Bits + Odd Parity + 1 Stop Bit   |

Word length, Parity Select, and Stop Bit changes are not buffered and therefore become effective immediately.

Transmitter Control Bits (CR5 and CR6) - Two Transmitter Control bits provide for the control of the interrupt from the Transmit Data Register Empty condition, the Request-to-Send (RTS) output, and the transmission of a Break level (space). The following encoding format is used:

| CR6 | CR5 | Function                                     |
|-----|-----|----------------------------------------------|
| 0   | 0   | RTS = low, Transmitting Interrupt Disabled.  |
| 0   | 1   | RTS = low, Transmitting Interrupt Enabled.   |
| 1   | 0   | RTS = high, Transmitting Interrupt Disabled. |
| 1   | 1   | RTS = low, Transmits a Break level on the    |
|     |     | Transmit Data Output. Transmitting           |
|     |     | Interrupt Disabled.                          |
| 1   |     |                                              |

Receive Interrupt Enable Bit (CR7) - The following interrupts will be enabled by a high level in bit position 7 of the Control Register (CR7): Receive Data Register Full, Overrun, or a low to high transistion on the Data Carrier Detect (DCD) signal line.

#### STATUS REGISTER

Information on the status of the ACIA is available to the MPU by reading the ACIA Status Register. This read-only register is selected when RS is low and R/W is high. Information stored in this register indicates the status of the Transmit Data Register, the Receive Data Register and error logic, and the peripheral/modem status inputs of the ACIA.

Receive Data Register Full (RDRF), Bit 0 — Receive Data Register Full indicates that received data has been transferred to the Receive Data Register. RDRF is cleared after an MPU read of the Receive Data Register or by a master reset. The cleared or empty state indicates that the contents of the Receive Data Register are not current. Data Carrier Detect being high also causes RDRF to indicate empty.

Transmit Data Register Empty (TDRE), Bit 1 — The Transmit Data Register Empty bit being set high indicates that the Transmit Data Register contents have been transferred and that new data may be entered. The low state indicates that the register is full and that transmission of a new character has not begun since the last write data command.

Data Carrier Detect (DCD), Bit 2 — The Data Carrier Detect bit will be high when the DCD input from a modem has gone high to indicate that a carrier is not present. This bit going high causes an Interrupt Request to be generated when the Receive Interrupt Enable is set. It remains high after the DCD input is returned low until cleared by first reading the Status Register and then the Data Register or until a master reset occurs. If the DCD input remains high after read status and read data or master reset has occurred, the interrupt is cleared, the DCD status bit remains high and will follow the DCD input.

Clear-to-Send (CTS), Bit 3 — The Clear-to-Send bit indicates the state of the Clear-to-Send input from a modem. A low CTS indicates that there is a Clear-to-Send from the modem. In the high state, the Transmit Data Register Empty bit is inhibited and the Clear-to-Send status bit will be high. Master reset does not affect the

Datum or 30.1 32.0 DATA. JEDEC SITELESC 14 0.51 mm.

Clear-to-Send Status bit.

Framing Error (FE), Bit 4 — Framing error indicates that the received character is improperly framed by a start and a stop bit and is detected by the absence of the 1st stop bit. This error indicates a synchronization error, faulty transmission, or a break condition. The framing error flag is set or reset during the receive data transfer time. Therefore, this error indicator is present throughout the time that the associated character is available.

Receiver Overrun (OVRN), Bit 5 - Overrun is an error flag that indicates that one or more characters in the data stream were lost. That is, a character or a number of characters were received but not read from the Receive Data Register (RDR) prior to subsequent characters being received. The overrun condition begins at the midpoint of the last bit of the second character received in succession without a read of the RDR having occurred. The Overrun does not occur in the Status Register until the valid character prior to Overrun has been read. The RDRF bit remains set until the Overrun is reset. Character synchronization is maintained during the Overrun condition. The Overrun indication is reset after the reading of data from the Receive Data Register or by a Master Reset.

Parity Error (PE), Bit 6 — The parity error flag indicates that the number of highs (ones) in the character does not agree with the preselected odd or even parity. Odd parity is defined to be when the total number of ones is odd. The parity error indication will be present as long as the data character is in the RDR. If no parity is selected, then both the transmitter parity generator output and the receiver parity check results are inhibited.

Interrupt Request (IRQ), Bit 7 — The IRQ bit indicates the state of the IRQ output. Any interrupt condition with its applicable enable will be indicated in this status bit. Anytime the IRQ output is low the IRQ bit will be high to indicate the interrupt or service request status. IRQ is cleared by a read operation to the Receive Data Register or a write operation to the Transmit Data Register.

CASE CB-68

C SUFFIX
CERAMIC PACKAGE

24

P SUFFIX
PLASTIC PACKAGE



These specifications are subject to change without notice. Please inquire with our sales offices about the availability of the different packages.