# University of California, Davis Department of Electrical and Computer Engineering

EEC180 DIGITAL SYSTEMS II Winter Quarter 2024

### LAB 4: Finite State Machine (FSM) Design and Implementation

**Objective**: In this lab you will design a Mealy FSM for the given sequence detector task and use Verilog to implement the sequence detector.

#### Prelab

Read the lab carefully and draw the state diagram of the FSM.

### I. Mealy FSM

Design and implement the following FSM in Verilog:

A Mealy finite state machine has one input X and one output Z. The output Z = 1 occurs when the sequence 101 is observed on the input X, provided that the sequences 000 and 111 did not yet appear on X.

Once the sequence 000 is observed on X, the output Z becomes 0 and remains 0 indefinitely. Also, once the sequence 111 is observed on X, the output Z becomes 1 and remains 1 indefinitely.

#### II. Testing

• Write a Verilog testbench for the following two cases, verify the functionality of your design, and demonstrate it to your TA.



## **Design Guidelines**

- 1. Draw the state diagram of the Mealy machine before writing the Verilog Code
- 2. Make sure you follow the guidelines for modeling FSM in Verilog. You should have exactly one always block for the combinational logic and one always block for the state registers, with the clock and reset.