## Functional Block Diagram for Timer Block

Joe Mynhier ECE 337 Section 4 Lab 6



## Flex Counter:

The flex counter is modified to accept a new input, clear\_val. When clear is asserted, count out = clear\_val. This enables one counter to handle the cycle where no clear is invoked, and a delay of 8 cycles is needed as well as the situation where d\_edge is triggered, resynchronizing the count to the data clock, which requires an initial delay of 6 cycles (see timing diagram).

## Shift Enable Logic:

If cnt\_out == 4, shift\_enable = 1, else shift\_enable = 0.