# Exercise 2: Coding

- Create a simple design for a 2x2 port switch that we saw in first section?
- Design spec (same as in case study in first section)



# Design Spec

- 2 input and 2 output ports (A and B) both on same clk
- Packets are of random sizes
- Packets can come back to back or with idle in between

• Both ports has a 32 bit data bus for packet data along with a start and end of

packet pulse indication --→



Assume port A and B has following address

```
parameter PORTA_ADDR = 01;
parameter PORTB_ADDR = 02;
```

- Use a simple logic to decode Destination Addr (DA) and decide output port
- Store packet data in a FIFO and then send the data to that output port in the same format as received

# Design Interface spec

Use following top level module signals and inputs and outputs

```
module eth sw 2x2 (
        input clk,
                                 //clk input
                                 //active low reset
        input rstN,
        input [31:0] inDataA,
                                 //port A input data (32 bits per clk)
        input sopA,
                                 //port A input pulse indicating start of packet
                                 //port A input pulse indicating end of packet
        input eopA,
        input [31:0] inDataB,
                                 //port B input data (32 bits per clk)
                                 //port B input pulse indicating start of packet
        input sopB,
                                 //port B input pulse indicating end of packet
        input eopB,
        output [31:0] outDataA, //port A output data (32 bits per clk)
                                 //port A output pulse indicating start of packet
        output sopA,
                                 //port A output pulse indicating end of packet
        output eopA,
        output [31:0] outDataB, //port B output data
        output sopB,
                                 //port B output pulse indicating start of packet
        output eopB,
                                 //port B output pulse indicating end of packet
                                 //stall indication to port A when switch cant accept packets
        output portAStall,
        output portBStall
                                 //stall indication to port B when switch cant accept packets
);
```

### Tools that can be used

- Once you have a sample code use following browser based Tool for compilation and eventually to simulate and verify – which you will learn by end of course
  - www.edaplayground.com
  - It is simple to use but in case you still need instructions refer to <a href="http://edaplayground.readthedocs.org/en/latest/intro.html">http://edaplayground.readthedocs.org/en/latest/intro.html</a>
- Timing diagram:
  - https://code.google.com/p/wavedrom/

#### Discussions

- Make any other assumptions that you need.
- In later exercises we will build a testbench around this and verify this same design!
- And please discuss your solutions in the comments section with other students in the community!