# Kwame Nkrumah University Of Science And Technology

# FACULTY OF COMPUTER ENGINEERING



# COE 486 INTRODUCTION TO VLSI

# END OF SEMESTER LAB PROJECT

CMOS analog integrated Circuit design & simulation

Student Name
Gideon Adjei

Student ID 3019520

Lecturer in charge:

Dr. A. E. Agbemenu

Submission Date: 30/08/2024

# Contents

| 1 | Intr                 | roduction                                | 2               |
|---|----------------------|------------------------------------------|-----------------|
| 2 | •                    | ectives and Learning Outcomes Objectives | <b>3</b><br>3   |
| 3 | Equipments           |                                          | 3               |
| 4 | METHODOLY AND DESIGN |                                          |                 |
|   | 4.1                  | LAB 1: INVERTER                          | 4               |
|   |                      | 4.1.1 Description                        | 4               |
|   |                      | 4.1.2 Design                             | 4               |
|   | 4.2                  | LAB 2: NAND gate                         | 5               |
|   |                      | 4.2.1 Description                        | 5               |
|   |                      | 4.2.2 Design                             | 5               |
|   | 4.3                  | LAB 3: AND gate                          | 7               |
|   |                      | 4.3.1 Description                        | 7               |
|   |                      | 4.3.2 Design                             | 7               |
|   | 4.4                  | LAB 4: Frequency Response                | 9               |
|   |                      | 4.4.1 Description                        | 9               |
|   | 4.5                  | TEST BENCH DESIGN                        | 11              |
| 5 | Res                  | ult                                      | 12              |
| 0 | 5.1                  | LAB 1: Inverter                          | 12              |
|   | 0.1                  | 5.1.1 DRC and LVS test Results           | 12              |
|   |                      | 5.1.2 Simulation Results                 | 12              |
|   | 5.2                  | LAB 2: NAND                              | 15              |
|   | V                    | 5.2.1 DRC and LVS test Results           | 15              |
|   |                      | 5.2.2 Simulation Results                 | 16              |
|   |                      | 5.2.3 Truth tables                       | 16              |
|   | 5.3                  | LAB 3: AND                               | 17              |
|   |                      | 5.3.1 DRC and LVS test Results           | 17              |
|   |                      | 5.3.2 Simulation Results                 | 18              |
|   |                      | 5.3.3 Truth tables                       | 18              |
|   | 5.4                  | LAB 4: Frequency Response                | 19              |
|   |                      | 5.4.1 Simulation Results                 | 19              |
| 6 | Dia.                 | cussion                                  | 20              |
| U | 6.1                  | LAB 1: Inverter                          | <b>20</b> 20    |
|   | 6.2                  | LAB 2: NAND Gate                         | 20              |
|   | 6.2                  | LAB 3: AND Gate                          | 20              |
|   | 6.4                  |                                          | $\frac{20}{20}$ |
|   | 0.4                  | TAD 4. Frequency Response                | ۷0              |
| 7 | Conclusion 21        |                                          |                 |
| 8 | References           |                                          | 22              |

# 1 Introduction

In the field of VLSI (Very-Large-Scale Integration) design, CMOS (Complementary Metal-Oxide-Semiconductor)[1][2][3][4] technology provides a robust framework for developing efficient and scalable integrated circuits. The inherent advantages of CMOS circuits, such as low power consumption and high noise immunity, make them indispensable across a wide spectrum of applications, ranging from digital processors to analog systems.

The design of CMOS analog circuits begins with a thorough understanding of the basic components, namely NMOS and PMOS transistors. These transistors serve as the fundamental building blocks for more complex circuits, allowing for precise control and amplification of electrical signals. In the initial stages of circuit design, simple configurations like inverters are crucial, especially in digital logic design, as they form the backbone of more intricate circuits.

As circuits grow in complexity, the need for precise current control becomes paramount. This requirement leads to the introduction of current mirrors—essential circuits that replicate a reference current across different branches, ensuring consistent current flow. Current mirrors are integral in analog design, particularly in applications involving constant current sources, biasing, and active loads. Their role in stabilizing and enhancing the performance of amplifiers and other analog devices cannot be overstated.

This lab report focuses on the design and simulation of CMOS inverters, NAND, AND gate and frequency response of analog circuit using Cadence[5], a powerful suite of computer-aided design (CAD) tools. Cadence enables the practical application of theoretical concepts, allowing for the detailed analysis and refinement of circuit designs. By leveraging Cadence's comprehensive simulation capabilities, this report aims to provide a deep understanding of the operation and significance of CMOS inverters and current mirrors in VLSI design, bridging the gap between theoretical knowledge and real-world implementation.

# 2 Objectives and Learning Outcomes

# 2.1 Objectives

- 1. Lab 1: Learn how to login on a Linux[7][8][9] workstation, perform basic Linux tasks, and use the Cadence design system to simulate and layout simple circuits.
- 2. Lab 2: Design and simulate NAND gate.
- 3. Lab 3: Design and simulate NAND gate.
- 4. Lab 4: Perform freaquency analysis on an analog circuit.

# 3 Equipments

- A computer with Linux Operating system (cent OS[10] in my case). I used a virtual machine installed on windows 11 system using VMWare[11].
- A computer of at least 1GHz dual core CPU, 18GB free disk space and 4GB RAM is necessary to perform the lab.
- Cadence, which is a software suite with:
  - 1. Schematic editor
  - 2. Layout editor
  - 3. Spice simulation[12](Spectre simulation was used in this lab)

# 4 METHODOLY AND DESIGN

### 4.1 LAB 1: INVERTER

## 4.1.1 Description

In this lab, I got to experiment cadence tools like the schematic editor, layout editor and finally the simulation tool. In particular I designed an inverter as practice.

#### 4.1.2 Design



Figure 1: Creating new library

- 1. I created a library called g\_coe486 as shown in the figure 1 above. I attached an existing technology, gpdk090[6].
- 2. I added a cell called INVERTER in the created library in 1.
- 3. The figure below shows the inverter schematic I configured in INVERTER schematic.



Figure 2: schematic



Figure 3: symbol

- 4. After making sure the schematic is well connected, I created a cellview symbol for the inverter as shown below.
- 5. After creating the symbol, I created the layout as shown in ¡fig ref¿. The result of both DRC and LVS checks are observed.



Figure 4: layout

# 4.2 LAB 2: NAND gate

## 4.2.1 Description

In this lab, a nand gate was designed, and simulated using cadence.

### 4.2.2 Design

1. I added a cell called NAND in the g\_coe486 library.



Figure 5: schematic

- 2. The figure below shows the NAND schematic I configured in NAND schematic.
- 3. After making sure the schematic is well connected, I created a cellview symbol for the NAND as shown below.



Figure 6: symbol

- 4. After creating the symbol, I created the layout as shown in ¡fig ref¿. The result of both DRC and LVS checks are observed.
- 5. From the graph, observing with the vertical marker, a Truth table is obtained to verify the NAND design.



Figure 7: layout

# 4.3 LAB 3: AND gate

#### 4.3.1 Description

In this lab, an AND gate was designed and simulated using cadence. The simulated result was observed and the truth table verified. I used the created AND and INVERTER created in previous labs.

#### 4.3.2 Design

- 1. A cell called AND was created in the g\_coe486 library.
- 2. In figure 8 shows the AND schematic configured in the AND schematic using the already created AND and INVERTER.



Figure 8: schematic

3. After making sure the schematic is well connected, I created a cellview symbol for the AND as shown below.



Figure 9: symbol

4. After creating the symbol, I created the layout as shown in ¡fig ref¿. The result of both DRC and LVS checks are observed.



Figure 10: layout

# 4.4 LAB 4: Frequency Response

## 4.4.1 Description

In this lab, frequency response analysis was perform. The frequency response for of the circuit below was used in this lab.

V



Figure 11: Circuit diagram

### MOSFET Parameter Estimation and Calculations

- 1. Estimating Parameters
  - Channel Length Modulation  $(\lambda)$

$$\lambda = 0.05 \text{ V}^{-1}$$

- Mobility  $(\mu)$ 

$$\mu_n \approx 500 \text{ cm}^2/\text{V} \cdot \text{s}$$

- Oxide Capacitance  $(C_{ox})$ 

$$C_{ox} \approx 10 \text{ fF/}\mu\text{m}^2$$

– Overdrive Voltage  $(V_{ov})$ 

$$V_{ov} \approx 0.3 \text{ V}$$

- Calculations
  - Transconductance  $(g_m)$

$$g_m = \sqrt{2\mu C_{ox} \frac{W}{L} I_D}$$

where W=120 µm, L=0.1 µm,  $I_D=100$  µA,  $\mu=500$  cm<sup>2</sup>/V·s, and  $C_{ox}=10$  fF/µm<sup>2</sup>.

- Output Resistance  $(r_o)$ 

$$r_o = \frac{1}{\lambda I_D}$$

where  $\lambda = 0.05 \text{ V}^{-1}$  and  $I_D = 100 \text{ } \mu\text{A}.$ 

- Effective Output Resistance with Cascode

$$R_{out,eff} \approx r_{o1} \parallel (g_{m2} \cdot r_{o2} \cdot r_{o1})$$

$$A_v = -g_m \cdot R_{out} \tag{1}$$

$$H(s) = \frac{V_o(s)}{V_{in}(s)} = \frac{-g_m \cdot R_{out}}{1 + s \cdot R_{out} \cdot C_{total}}$$
(2)

$$\omega_p = \frac{1}{R_{out} \cdot C_{total}} \tag{3}$$

$$s = j\omega \tag{4}$$

## 4.5 TEST BENCH DESIGN

The test bench schematic is as shown if figure 12.



Figure 12: Frequecy Response Test bench schematic

A frequency was performed and the both the magnitude response, phase response, gain were observed. The analysis is as show in figure 13.



Figure 13: Frequecy Response Test bench schematic

The sweep range 0-1kHz. The resulting graph was observed.

# 5 Result

## 5.1 LAB 1: Inverter

#### 5.1.1 DRC and LVS test Results

The following sections shows the results of each tests.



Figure 14: DRC



Figure 15: LSV

#### 5.1.2 Simulation Results



Figure 16: Inverter simulation

```
De Aralysis 'de': VI'de = (0 V -> 1.8 V)

Important parameter values:

reltol = 18-03

shatol(V) = 1 uV

shatol(V) = 1 uV

shatol(V) = 1 uV

temps = 27 c D

t
```

Figure 17: DC

```
*************
Transient Analysis `tran': time = (0 s -> 200 ns)
 DC simulation time: CPU = 0 s, elapsed = 322.819 us.
Important parameter values:

start = 0 s
outputstart = 0 s
stop = 200 ns
step = 200 ps
            maxstep = 4 ns
ic = all
            useprevic = no
skipdc = no
reltol = 1e-03
            abstol(V) = 1 uV
abstol(I) = 1 pA
temp = 27 C
tnom = 27 C
            tempeffects = all
errpreset = moderate
            method = traponly
lteratio = 3.5
            relref = sigglobal
cmin = 0 F
gmin = 1 pS
                                                                                  (3.72 %), step = 2.582 ns
(7.78 %), step = 2.733 ns
(13 %), step = 2.958 ns
(17.8 %), step = 2.958 ns
(27.8 %), step = 2.958 ns
(27.8 %), step = 2.733 ns
(33 %), step = 2.958 ns
(37.8 %), step = 2.733 ns
(43 %), step = 2.733 ns
(43 %), step = 2.733 ns
(53 %), step = 2.733 ns
(63 %), step = 2.733 ns
(67.8 %), step = 2.733 ns
(73 %), step = 2.733 ns
(73 %), step = 2.733 ns
(83 %), step = 2.733 ns
(87.8 %), step = 2.733 ns
(93 %), step = 2.958 ns
(97.8 %), step = 2.733 ns
(93 %), step = 2.733 ns
            tran: time = 7.438 ns
tran: time = 15.55 ns
                                                                                                                                                                             (1.37 %)
             tran: time = 25.94 ns
                                                                                                                                                                             (1.48 %)
            tran: time = 35.55 ns
tran: time = 45.94 ns
tran: time = 55.55 ns
                                                                                                                                                                            (1.46 %)
(1.37 %)
(1.48 %)
(1.37 %)
(1.48 %)
(1.37 %)
            tran: time = 65.94 ns
tran: time = 75.55 ns
                                                                                                                                                                            (1.37 %)
(1.48 %)
(1.37 %)
(1.48 %)
(1.37 %)
(1.48 %)
             tran: time = 85.94 ns
            tran: time = 95.55 ns
tran: time = 105.9 ns
tran: time = 115.6 ns
tran: time = 125.9 ns
                                                                                                                                                                             (1.37 %)
(1.48 %)
             tran: time = 135.6 ns
             tran: time = 145.9 ns
            tran: time = 155.6 ns
tran: time = 165.9 ns
tran: time = 175.6 ns
tran: time = 185.9 ns
tran: time = 195.6 ns
                                                                                                                                                                             (1,
                                                                                                                                                                                    . 37 🐒
                                                                                                                                                                             (1.48 %)
(1.37 %)
(1.48 %)
 Number of accepted tran steps
Notice from spectre during transient analysis `tran'.
Trapezoidal ringing is detected during tran analysis.
Please use method=trap for better results and performance.
Initial condition solution time: CPU = 0 s, elapsed = 346.899 us.
Intrinsic tran analysis time: CPU = 36.994 ms, elapsed = 46.3991 ms.
Total time required for tran analysis `tran': CPU = 36.994 ms, elapsed = 48.9621 ms.
Time accumulated: CPU = 775.881 ms, elapsed = 775.442 ms.
Peak resident memory used = 37.2 Mbytes.
 finalTimeOP: writing operating point information to rawfile.
```

Figure 18: Transient

# 5.2 LAB 2: NAND

## 5.2.1 DRC and LVS test Results



Figure 19: DRC



Figure 20: LSV

#### 5.2.2 Simulation Results

```
Transient Analysis 'tran: time = (0 s -> 90 ns)

Do simulation time PUF I ms, elapsed = 3.60394 ms. Imperation of the company of the company
```

Figure 21: Transient Table of values



Figure 22: NAND simulation result

## 5.2.3 Truth tables

A B VOUT 0 1 0.257 0 0 0.300 1 1 0.0017 1 0 0.289

Table 1: NAND truth table observed

## 5.3 LAB 3: AND

## 5.3.1 DRC and LVS test Results



Figure 23: DRC



Figure 24: LSV

#### 5.3.2 Simulation Results

```
Transient Analysis 'tran': time = (0 s -> 90 ns)

**Transient Analysis 'tran': time = (0 s -> 90 ns)

**Do simulation time: CPU = 1 ms, elapsed = 849.009 us.

Important parameter values:

**subject = 0 s

**stop = 90 ns

**stop = 90 ns

**maxstep = 1.8 ns

**ic = all

**useprevic = no

**skipdc = no

reltol = 1e-03

**abstol(T) = 1 pA

**temp = 27 C

**trans = 27
```

Figure 25: Transient Table of values



Figure 26: AND simulation result

#### 5.3.3 Truth tables

A B VOUT 0 1 0.0002 0 0 0.0017 1 1 0.3100 1 0 0.000

Table 2: AND truth table observed

# 5.4 LAB 4: Frequency Response

## 5.4.1 Simulation Results



Figure 27: Frequency Simulation Result



Figure 28: Frequency Simulation Result separated

## 6 Discussion

This section discusses the observations and deduction made in the entire labs.

#### 6.1 LAB 1: Inverter

The result in figure 14 and figure 15 shows that a successful layout which obeys the design rule of the gpdk090 technology. Also the LSV check guarantees that the layout in figure 4 matches the schematic shown in figure 2

The simulation result shown in figure 16 shows both DC and transient analysis for the inverter. The transient analysis shown verifies that the designed inverter returns a high signal whenever the input signal is low and vice versa. The DC analysis shows how the output signal gradually drops to zero when the input signal is gradually increased from 0 to 1.8(in this case).

#### 6.2 LAB 2: NAND Gate

The result in figure 19 and figure 20 shows that a successful layout which obeys the design rule of the gpdk090 technology. Also the LSV check guarantees that the layout in figure 7 matches the schematic shown in figure 5

The simulation result shown in figure 22 transient analysis for the NAND gate. The transient analysis shown verifies that the designed NAND gate obeys the NAND logic as shown in the truth table 1. The table shows that, the output signals is not exactly 1 like the input signal. This is due to the dissipation of power the transistor circuit.

### 6.3 LAB 3: AND Gate

The result in figure 23 and figure 24 shows that a successful layout which obeys the design rule of the gpdk090 technology. Also the LSV check guarantees that the layout in figure 10 matches the schematic shown in figure 8

The simulation result shown in figure 26 transient analysis for the NAND gate. The transient analysis shown verifies that the designed NAND gate obeys the NAND logic as shown in the truth table 2. The table shows that, the output signals is not exactly 1 like the input signal. This is due to the dissipation of power the transistor circuit.

## 6.4 LAB 4: Frequency Response

The graph shows that at low frequencies, the signal remains almost constant until it reaches a certain frequency the cut off frequency. The calculation in section 4.4.1 shows how how this frequency can be determined. From the graph shown in figure 27 it can be estimated to approximately 10MHz. This frequency is the cut off frequency of the circuit above.

Since only low frequencies have relatively high gain, it can be concluded that this circuit can filter out high frequency signals. Thus this circuit can function as a low pass filter.

# 7 Conclusion

Conclusion This lab project provided hands-on experience in CMOS analog circuit design and simulation using Cadence tools. Key outcomes and findings include:

Inverter Design and Simulation: Successfully designed and simulated a CMOS inverter. Verification through DRC and LVS checks ensured the integrity of the design, while simulation results confirmed the functionality of the inverter, showcasing its expected performance in terms of DC and transient behavior.

NAND Gate Implementation: Designed and simulated a NAND gate, verifying its operation through a truth table and simulation results. The design passed DRC and LVS checks, demonstrating correct functionality and adherence to design rules.

AND Gate Design: Developed an AND gate using previously created components. The simulation results and truth table verification confirmed the accuracy of the design, with successful DRC and LVS checks.

Frequency Response Analysis: Performed frequency response analysis on a given circuit, estimating key parameters such as transconductance and output resistance. The frequency response simulations provided insights into the circuit's performance across different frequencies, validating theoretical predictions and enhancing understanding of high-frequency effects.

Overall, the labs effectively bridged theoretical concepts with practical applications, highlighting the importance of accurate design, verification, and simulation in CMOS analog circuit development.

# 8 References

- [1] B. Razavi, *Design Analog CMOS Integrated Circuits*, 2nd ed., New York: McGraw-Hill, 2024.
- [2] P. E. Allen and D. R. Holberg, *CMOS Analog Circuit Design*, 3rd ed., New York, NY, USA: Oxford Univ. Press, 2012.
- [3] B. Razavi, *Design of Analog CMOS Integrated Circuits*, 2nd ed., New York, NY, USA: McGraw-Hill Education, 2017.
- [4] T. H. Lee, The Design of CMOS Radio-Frequency Integrated Circuits, 2nd ed., Cambridge, UK: Cambridge Univ. Press, 2004.
- [5] Cadence Design Systems, Inc. Virtuoso® Schematic Editor User Guide. Available for licensed users via Cadence Help Documentation, 2023.
- [6] Princeton University, GPDK090 Process Design Kit: Specifications Version 4.4, https://www.princeton.edu/~nverma/cadenceSetup\_6.1.7/gpdk090\_v4.4/docs/gpdk090\_spec.pdf, Accessed: 2024-08-25.
- [7] Shotts, W. (2019). The Linux command line: A complete introduction (2nd ed.). No Starch Press.
- [8] Arch Linux Wiki. (n.d.). Arch Wiki. Retrieved 2024-08-25, from https://wiki.archlinux.org/
- [9] Stack Exchange. (n.d.). *Unix & Linux Stack Exchange*. Retrieved 2024-08-22, from https://unix.stackexchange.com/
- [10] CentOS Project. (n.d.). CentOS. Retrieved 2024-08-22, from https://www.centos.org/
- [11] VMware, Inc. (n.d.). VMware. Retrieved 2024-08-20, from https://www.vmware.com/
- [12] Obernin, A. (n.d.). *spice*. GitHub repository. Retrieved 2024-08-20, from https://github.com/obernin/spice.git