



### Mapping of Applications to Platforms

Jian-Jia Chen
(slides are based on
Peter Marwedel)
TU Dortmund, Informatik 12
Germany



© Springer, 2018

2019年 01 月 09 日

#### Structure of this course



Numbers denote sequence of chapters

#### **Mapping of Applications to Platforms**







© Renesas, Thiele

#### Distinction between mapping problems

|                                  | Embedded                                        | PC-like                                  |
|----------------------------------|-------------------------------------------------|------------------------------------------|
| Architectures                    | Frequently heterogeneous very compact           | Mostly homogeneous not compact (x86 etc) |
| x86 compatibility                | Less relevant                                   | Very relevant                            |
| Architecture fixed?              | Sometimes not                                   | Yes                                      |
| Model of computa-<br>tion (MoCs) | C+multiple models (data flow, discrete events,) | Mostly von Neumann<br>(C, C++, Java)     |
| Optim. objectives                | Multiple (energy, size,)                        | Average performance dominates            |
| Real-time relevant               | Yes, very!                                      | Hardly                                   |
| Applications                     | Several concurrent apps.                        | Mostly single application                |
| Apps. known at design time       | Most, if not all Only some (e.g. WORD)          |                                          |

fakultät für

#### **Problem Description**

#### Given

- A set of applications
- Scenarios on how these applications will be used
- A set of candidate architectures comprising
  - (Possibly heterogeneous) processors
  - (Possibly heterogeneous) communication architectures
  - Possible scheduling policies

### Tools urgently needed!

#### **Find**

- A mapping of applications to processors
- Appropriate scheduling techniques (if not fixed)
- A target architecture (if DSE is included)

#### **Objectives and constraints**

- deadlines, temperatures
- Cost, performance, energy, reliability

#### **Related Work**

- Mapping to ECUs in automotive design
- Scheduling theory:
   Provides insight for the mapping task → start times
- Hardware/software partitioning:
   Can be applied if it supports multiple processors
- High performance computing (HPC) Automatic parallelization, but only for
  - single applications,
  - fixed architectures,
  - no support for scheduling,
  - memory and communication model usually different
- High-level synthesis
   Provides useful terms like scheduling, allocation, assignment
- Optimization theory

#### Scope of mapping algorithms

#### **Useful terms from hardware synthesis:**

- Resource Allocation
   Decision concerning type and number of available resources
- Resource Assignment Mapping: Task → (Hardware) Resource
- xx to yy binding:
   Describes a mapping from behavioral to structural domain,
   e.g. task to processor binding, variable to memory binding
- Scheduling
   Mapping: Tasks → Task start times
   Sometimes, resource assignment is considered being included in scheduling.



## Classes of mapping algorithms considered in this course

- Classical scheduling algorithms Mostly for independent tasks & ignoring communication, mostly for mono- and homogeneous multiprocessors (EDF, EDD, RM, DM, etc.)
  - Dependent tasks as considered in architectural synthesis
     Initially designed in different context, but applicable
  - Hardware/software partitioning
     Dependent tasks, heterogeneous systems, focus on resource assignment
  - Design space exploration using genetic algorithms
     Heterogeneous systems, incl. communication modeling

## Classes of mapping algorithms considered in this course

- Classical scheduling algorithms
   Mostly for independent tasks & ignoring communication, mostly for mono- and homogeneous multiprocessors (EDF, EDD, RM, DM, etc.)
- Dependent tasks as considered in architectural synthesis
   Initially designed in different context, but applicable
  - Hardware/software partitioning
     Dependent tasks, heterogeneous systems, focus on resource assignment
  - Design space exploration using genetic algorithms
     Heterogeneous systems, incl. communication modeling

#### Scheduling with precedence constraints

Task graph and possible schedule:



# Simultaneous Arrival Times: The Latest Deadline First (LDF) Algorithm

LDF [Lawler, 1973]: reads the task graph and among the tasks with no successors inserts the one with the latest deadline into a queue. It then repeats this process, putting tasks whose successor have all been selected into the queue.

At run-time, the tasks are executed in an order opposite to the

generated total order.

LDF is non-preemptive and is optimal for mono-processors.



If no local deadlines exist, LDF performs just a topological sort.

# Asynchronous Arrival Times: Modified EDF Algorithm

This case can be handled with a modified EDF algorithm. The key idea is to transform the problem from a given set of dependent tasks into a set of independent tasks with different timing parameters [Chetto90].

This algorithm is optimal for mono-processor systems.

If preemption is not allowed, the heuristic algorithm developed by Stankovic and Ramamritham can be used.

#### **Dependent tasks**

The problem of deciding whether or not a schedule exists for a set of dependent tasks and a given deadline is NP-complete in a strong sense in general [Garey/Johnson].

#### Strategies:

- 1. Add resources, so that scheduling becomes easier
- 2. Split problem into static and dynamic part so that only a minimum of decisions need to be taken at run-time.
- 3. Use scheduling algorithms from high-level synthesis

#### Task graph



Assumption: execution time = 1 for all tasks

fakultät für

#### As soon as possible (ASAP) scheduling

ASAP: All tasks are scheduled as early as possible Loop over (integer) time steps:

 Compute the set of unscheduled tasks for which all predecessors have finished their computation

fakultät für

informatik

Schedule these tasks to start at the current time step.

#### As soon as possible (ASAP) scheduling: Example



fakultät für

#### As-late-as-possible (ALAP) scheduling

ALAP: All tasks are scheduled as late as possible

Start at last time step\*:



Schedule tasks with no successors and tasks for which all successors have already been scheduled.

<sup>\*</sup> Generate a list, starting at its end

#### As-late-as-possible (ALAP) scheduling: Example



fakultät für

#### (Resource constrained) List Scheduling

List scheduling: extension of ALAP/ASAP method Preparation:

- Topological sort of task graph G=(V,E)
- Computation of priority of each task:

Possible priorities *u*:

- Number of successors
- Longest path
- Mobility =  $\tau$  (ALAP schedule)-  $\tau$  (ASAP schedule)

#### Mobility as a priority function

#### Mobility is not very precise



fakultät für

#### **Algorithm**

```
List(G(V,E), B, u){
i := 0;
  repeat {
   Compute set of candidate tasks A_i;
                                                              may be
   Compute set of not terminated tasks G_i;
                                                              repeated
   Select S_i \subseteq A_i of maximum priority r such that
                                                              for
                                                              different
                    (*resource constraint*)
   |S_i| + |G_i| \leq B
                                                              task/
   foreach (v_i \in S_i): \tau(v_i):=i; (*set start time*)
                                                              processor
   i := i + 1;
                                                              classes
  until (all nodes are scheduled);
  return (\tau);
```

fakultät für

#### **Example**

Assuming B = 2, unit execution time and u: path length

$$u(a)= u(b)=4$$
  
 $u(c)= u(f)=3$   
 $u(d)= u(g)= u(h)= u(j)=2$   
 $u(e)= u(i)= u(k)=1$   
 $\forall i: G_i = 0$ 



Modified example based on J. Teich



#### (Time constrained) Force-directed scheduling

- Goal: balanced utilization of resources
- Based on spring model;
- Originally proposed for high-level synthesis





Pierre G. Paulin, J.P. Knight, Force-directed scheduling in automatic data path synthesis, *Design Automation Conference* (DAC), 1987, S. 195-202

#### **Evaluation of HLS-Scheduling**

- Focus on considering dependencies
- Mostly heuristics, few proofs on optimality
- Not using global knowledge about periods etc.
- Considering discrete time intervals
- Variable execution time available only as an extension
- Includes modeling of heterogeneous systems

#### **Overview**

Scheduling of aperiodic tasks with real-time constraints: Table with some known algorithms:

|                    | Equal arrival times; Arbitrary arrival timen preemptive |               |
|--------------------|---------------------------------------------------------|---------------|
| Independent tasks  | EDD (Jackson)                                           | EDF (Horn)    |
| Dependent<br>tasks | LDF (Lawler), ASAP,<br>ALAP, LS, FDS                    | EDF* (Chetto) |

#### Conclusion

- HLS-based scheduling
  - ASAP
  - ALAP
  - List scheduling (LS)
  - Force-directed scheduling (FDS)

fakultät für

informatik

Evaluation

### Classes of mapping algorithms considered in this course

- Classical scheduling algorithms
   Mostly for independent tasks & ignoring communication, mostly for mono- and homogeneous multiprocessors (EDF, EDD, RM, DM, etc.)
- Dependent tasks as considered in architectural synthesis
   Initially designed in different context, but applicable
- Hardware/software partitioning
   Dependent tasks, heterogeneous systems, focus on resource assignment
  - Design space exploration using genetic algorithms
     Heterogeneous systems, incl. communication modeling

#### Hardware/software partitioning

No need to consider special hardware in the future?



Correct for fixed functionality, but wrong in general: "By the time MPEG-n can be implemented in software, MPEG-n+1 has been invented" [de Man]

Functionality to be implemented in software or in hardware?

### Functionality to be implemented in software or in hardware?

fakultät für

informatik

Decision based on hardware/ software partitioning, a special case of hardware/ software codesign.



# Codesign Tool (COOL) as an example of HW/SW partitioning

fakultät für

informatik

#### Inputs to COOL:

- 1. Target technology
- 2. Design constraints
- 3. Required behavior

# Hardware/software codesign: approach



[Niemann, Hardware/Software Co-Design for Data Flow Dominated Embedded Systems, Kluwer Academic Publishers, 1998 (Comprehensive mathematical model)]

#### Steps of the COOL partitioning algorithm (1)

- 1. Translation of the behavior into an internal graph model
- Translation of the behavior of each node from VHDL into C
- 3. Compilation
  - All C programs compiled for the target processor,
  - Computation of the resulting program size,
  - estimation of the resulting execution time (simulation input data might be required)
- 4. Synthesis of hardware components:
  - ∀ leaf nodes, application-specific hardware is synthesized.
  - High-level synthesis sufficiently fast.

#### Steps of the COOL partitioning algorithm (2)

#### 5. Flattening of the hierarchy:

- Granularity used by the designer is maintained.
- Cost and performance information added to the nodes.
- Precise information required for partitioning is precomputed
- 6. Generating and solving a mathematical model of the optimization problem:
  - Integer linear programming ILP model for optimization.
     Optimal with respect to the cost function (approximates communication time)

#### Steps of the COOL partitioning algorithm (3)

#### 7. Iterative improvements:

Adjacent nodes mapped to the same hardware component are now merged.



fakultät für

#### Steps of the COOL partitioning algorithm (4)

#### 8. Interface synthesis:

After partitioning, the glue logic required for interfacing processors, application-specific hardware and memories is created.

#### **Example**



| T | #CLBs | Time <sub>hw</sub> | $Time_{sw}$      |
|---|-------|--------------------|------------------|
| 1 | $C_1$ | t <sub>1,h</sub>   | t <sub>1,s</sub> |
| 2 | $C_2$ | $t_{2,h}$          | $t_{2,s}$        |
| 3 | $C_3$ | $t_{3,h}$          | $t_{3,s}$        |
| 4 | $C_4$ | $t_{4,h}$          | $t_{4,s}$        |

#### Hardware/Software Configurations

- Running on FPGA requires C<sub>i</sub> amount of configurable logic blocks (CLBs) and and results in execution time t<sub>i,h</sub> (purely on FPGA)
- Running on the software (uniprocessor) requires t<sub>i,s</sub> (purely on software)

What is the minimum number of CLBs required for the task graph when the deadline is set to D?

fakultät für

## An ILP model for HW/SW partitioning

- $X_v$ : =1 if node v is mapped to FPGA and 0 otherwise.
- Cost function: minimize  $\Sigma_{v \in V} C_{v} X_{v}$
- Constraints:
  - Let  $F_i = t_{i,h} X_i + t_{i,s} (1 X_i)$
  - If  $X_2=X_3=0$ , then the finishing time is
    - $F_1 + F_2 + F_3 + F_4$
  - If  $X_2=X_3=1$ , then the finishing time is
    - $F_1 + max\{F_2, F_3\} + F_4$
  - If  $X_2=1$  and  $X_3=0$ , then the finishing time is
    - $F_1 + max\{F_2, F_3\} + F_4$
  - If  $X_2=0$  and  $X_3=1$ , then the finishing time is
    - $F_1 + max\{F_2, F_3\} + F_4$

## An ILP model for HW/SW partitioning

- $X_v$ : =1 if node v is mapped to FPGA and 0 otherwise.
- Cost function: minimize  $\Sigma_{v \in V} C_v X_v$
- Constraints:
  - Let  $F_i = t_{i,h} X_i + t_{i,s} (1 X_i)$
  - If  $X_2+X_3=0$ , then the finishing time is
    - $F_1 + F_2 + F_3 + F_4$
  - If  $X_2+X_3 \ge 1$ , then the finishing time is
    - $F_1 + max\{F_2, F_3\} + F_4$
- Logical Constraints:
  - $(X_2 \text{ OR } X_3) \text{ implies } F_1 + max\{F_2, F_3\} + F_4 \le D$
  - $\neg (X_2 \text{ OR } X_3) \text{ implies } F_1 + F_2 + F_3 + F_4 \le D$

## Transforming Nonlinear Operation "max" (only for your reference)

- Method 1:  $G = max\{F_2, F_3\}$ 
  - $F_2 \leq G$
  - $F_3 \leq G$
  - $F_1+G+F_4 \le D$  when  $(X_2 \text{ OR } X_3)$
- Method 2:  $G \le max\{F_2, F_3\}$ 
  - Let f be a sufficiently large positive integer (i.e., 1000000D)
  - Let z be a binary variable, either 0 or 1

- It can be formulated by using the following four linear constraints:
  - $F_2 \le F_3 + f_Z$
  - $F_3 \le F_2 + f(1-z)$
  - $G \le F_3 + fz$
  - $G \le F_2 + f(1-z)$

# Logical Operations "AND/OR/NOT/Implication" (only for your reference)

- Logical  $x_1$  AND  $x_2$ :
  - Use the linear constraints  $y_1 \ge x_1 + x_2 1$ ,  $y_1 \le x_1$ ,  $y_1 \le x_2$ ,  $0 \le y_1 \le 1$ , where  $y_1$  is constrained to be an integer. This enforces the desired relationship.
- Logical  $x_1OR x_2$ :
  - Use the linear constraints  $y_2 \le x_1 + x_2$ ,  $y_2 \ge x_1$ ,  $y_2 \ge x_2$ ,  $0 \le y_2 \le 1$ , where  $y_2$  is constrained to be an integer.
- Logical NOT  $x_1$ :
  - Use  $y_3 = 1 x_1$ .
- Logical implication: To express  $y_4 = (x_1 \Rightarrow x_2)$  (i.e.,  $y_4 = \neg x_1 \lor x_2$ ), we can adapt the construction for logical OR.
  - Use the linear constraints  $y_4 \le 1 x_1 + x_2$ ,  $y_4 \ge 1 x_1$ ,  $y_4 \ge x_2$ ,  $0 \le y_4 \le 1$ , where  $y_4$  is constrained to be an integer.

## Separation of scheduling and partitioning

#### Combined scheduling/partitioning very complex;

- Heuristic: Compute estimated schedule
  - Perform partitioning for estimated schedule
  - Perform final scheduling
  - If final schedule does not meet time constraint, go to 1 using a reduced overall timing constraint.







## HW/SW partitioning in the context of mapping applications to processors

- Handling of heterogeneous systems
- Handling of task dependencies
- Considers of communication (at least in COOL)
- Considers memory sizes etc (at least in COOL)
- For COOL: just homogeneous processors
- No link to scheduling theory

#### **SPARE Slides for FDS**

fakultät für

#### Phase 1: Generation of ASAP and ALAP Schedule



fakultät für

## **Next: computation of "forces"**

- Direct forces push each task into the direction of lower values of D(i).
- Impact of direct forces on dependent tasks taken into account by indirect forces
- Balanced resource usage ≈ smallest forces
- For our simple example and time constraint=6: result = ALAP schedule





## Scheduling – An example

#### Solve the differential equation

$$y'' + 3zy' + 3y = 0$$

This can be calculated using this iterative algorithm

```
while(z < a) repeat
  zl := z + dz;
  ul := u - (3 · z · u · dz) - (3 · y · dz);
  yl := y + (u · dz);
  z := zl;
  u := ul;
  y := yl;</pre>
```

#### 1. Compute time frames R(j);

### 2. Compute "probability" P(j,i) of assignment $j \rightarrow i$



R(j)={ASAP-control step ... ALAP-control step}

fakultät für

$$P(j,i) = \left\{ egin{array}{ll} rac{1}{|R(j)|} & \mbox{if} & i \in R(j) \\ \mbox{0 otherwise} \end{array} 
ight.$$

## 3. Compute "distribution" D(i) (# Operations in control step i)

$$D(i) = \sum_{j,type(j) \in H} P(j,i)$$

$$P(j,i) \longrightarrow D(i) \longrightarrow$$

$$D(1)=25/6$$

$$D(2)=22/6$$

$$D(3)=5/6$$

$$D(4)=0$$

## 4. Compute direct forces (1)

•  $\Delta P_i(j,i')$ :  $\Delta$  for force on task j in time step i', if j is mapped to time step i.

The new probability for executing j in i is 1; the previous was P(j, i).



The new probability for executing j in  $i \neq i$  is 0; the previous was P(j, i).

$$\Delta P_i(j,i') = \left\{ \begin{array}{ll} 1 - P(j,i) & \text{if} \quad i = i' \\ -P(j,i') & \text{otherwise} \end{array} \right.$$

fakultät für

## 4. Compute direct forces (2)

• SF(j, i) is the overall change of direct forces resulting from the mapping of j to time step i.

$$SF(j,i) = \sum_{i' \in R(j)} D(i') \Delta P_i(j,i') \qquad \Delta P_i(j,i') = \left\{ \begin{array}{ll} 1 - P(j,i) & \text{if} & i = i' \\ -P(j,i') & \text{otherwise} \end{array} \right.$$

#### Example





$$SF(1,1)=2\ 5/6\ (1-1/2)-2\ 2/6\ (1/2)=$$

$$1/2\ (17/6-14/6)=1/2\ (3/6)=1/4$$

## 4. Compute direct forces (3)

Direct force if task/operation 1 is mapped to time step 2



## 5. Compute indirect forces (1)



Mapping task 1 to time step 2 implies mapping task 2 to time step 3

Consider predecessor and successor forces:

$$\begin{array}{lcl} VF(j,i) &=& \sum\limits_{j'\in \text{predecessor of } j} & \sum\limits_{i'\in I} D(i')\Delta P_{j,i}(j',i') \\ NF(j,i) &=& \sum\limits_{j'\in \text{successor of } j} & \sum\limits_{i'\in I} D(i')\Delta P_{j,i}(j',i') \end{array}$$

 $\Delta P_{j,i}(j',i')$  is the  $\Delta$  in the probability of mapping j' to i' resulting from the mapping of j to i

fakultät für

## 5. Compute indirect forces (2)

$$\begin{array}{lcl} VF(j,i) & = & \sum\limits_{j' \in \, \mathrm{predecessor} \, \mathrm{of} \, j} & \sum\limits_{i' \in I} D(i') \Delta P_{j,i}(j',i') \\ NF(j,i) & = & \sum\limits_{j' \in \, \mathrm{successor} \, \mathrm{of} \, j} & \sum\limits_{i' \in I} D(i') \Delta P_{j,i}(j',i') \end{array}$$

Example: Computation of successor forces for task 1 in time step 2



#### **Overall forces**

The total force is the sum of direct and indirect forces:

$$F(j,i) = SF(j,i) + VF(j,i) + NF(j,i)$$

In the example:

$$F(1,2) = SF(1,2) + NF(1,2) = -\frac{1}{4} + (-\frac{3}{4}) = -1$$

The low value suggests mapping task 1 to time step 2

## Overall approach

```
procedure forceDirectedScheduling;
                                                     May be
                                                     repeated
 begin
                                                     for
   AsapScheduling;
                                                     different
   AlapScheduling;
                                                     task/
    while not all tasks scheduled do
                                                     processor
      begin
                                                     classes
         select task T with smallest total force;
         schedule task T at time step minimizing forces;
         recompute forces;
      end;
 end
```

Not sufficient for today's complex, heterogeneous hardware platforms

fakultät für

#### **SPARE Slides for COOL**

fakultät für

## An integer linear programming (ILP) model for HW/SW partitioning

#### **Notation:**

- Index set V denotes task graph nodes.
- Index set L denotes task graph node types
   e.g. square root, DCT or FFT
- Index set M denotes hardware component types.
   e.g. hardware components for the DCT or the FFT.
- Index set J of hardware component instances
- Index set KP denotes processors.
   All processors are assumed to be of the same type

## An ILP model for HW/SW partitioning

- $X_{v,m}$ : =1 if node v is mapped to hardware component type  $m \in M$  and 0 otherwise.
- $Y_{v,k}$ : =1 if node v is mapped to processor  $k \in KP$  and 0 otherwise.
- $NY_{l,k}$  =1 if at least one node of type l is mapped to processor  $k \in KP$  and 0 otherwise.
- Type is a mapping from task graph nodes to their types:  $Type: V \rightarrow L$
- The cost function accumulates the cost of hardware units:
  - C = cost(processors) + cost(memories) +
     cost(application specific hardware)

#### **Constraints**

#### **Operation assignment constraints**

$$\forall v \in V : \sum_{m \in M} X_{v,m} + \sum_{k \in KP} Y_{v,k} = 1$$

All task graph nodes have to be mapped either in software or in hardware.

Variables are assumed to be integers.

Additional constraints to guarantee they are either 0 or 1:

$$\forall v \in V : \forall m \in M : X_{v,m} \leq 1$$

$$\forall v \in V : \forall k \in KP : Y_{v,k} \leq 1$$

## Operation assignment constraints (2)

$$\forall l \in L, \forall v: Type(v) = c_l, \forall k \in KP: NY_{l,k} \ge Y_{v,k}$$

For all types l of operations and for all nodes v of this type: if v is mapped to some processor k, then that processor must implement the functionality of l.

Decision variables must also be 0/1 variables:

$$\forall l \in L, \forall k \in KP : NY_{l,k} \leq 1.$$

## Resource & design constraints

- $\forall m \in M$ , the cost (area) for components of type m is = sum of the costs of the components of that type. This cost should not exceed its maximum.
- $\forall k \in KP$ , the cost for associated data storage area should not exceed its maximum.
- $\forall k \in KP$  the cost for storing instructions should not exceed its maximum.
- The total cost  $(\Sigma_{m \in M})$  of HW components should not exceed its maximum
- The total cost of data memories  $(\Sigma_{k \in \mathit{KP}})$  should not exceed its maximum
- The total cost instruction memories  $(\Sigma_{k \in \mathit{KP}})$  should not exceed its maximum

## **Scheduling**



fakultät für

## Scheduling / precedence constraints

- For all nodes  $v_{i1}$  and  $v_{i2}$  that are potentially mapped to the same processor or hardware component instance, introduce a binary decision variable  $b_{i1,i2}$  with  $b_{i1.i2}$ =1 if  $v_{i1}$  is executed before  $v_{i2}$  and = 0 otherwise.
  - Define constraints of the type (end-time of  $v_{i1}$ )  $\leq$  (start time of  $v_{i2}$ ) if  $b_{i1,i2}$ =1 and (end-time of  $v_{i2}$ )  $\leq$  (start time of  $v_{i1}$ ) if  $b_{i1,i2}=0$
- Ensure that the schedule for executing operations is consistent with the precedence constraints in the task graph.
- Approach fixes the order of execution

#### Other constraints

Timing constraints
 These constraints can be used to guarantee that certain time constraints are met.



Some less important constraints omitted ...

fakultät für

## **Example**



HW types H1, H2 and H3 with costs of 20, 25, and 30.

Processors of type P.

Tasks T1 to T5.

**Execution times:** 

| T | <i>H</i> 1 | <i>H</i> 2 | <i>H</i> 3 | P   |
|---|------------|------------|------------|-----|
| 1 | 20         |            |            | 100 |
| 2 |            | 20         |            | 100 |
| 3 |            |            | 12         | 10  |
| 4 |            |            | 12         | 10  |
| 5 | 20         |            |            | 100 |

## Operation assignment constraints (1)

| T | <i>H</i> 1 | H2 | Н3 | P   |
|---|------------|----|----|-----|
| 1 | 20         |    |    | 100 |
| 2 |            | 20 |    | 100 |
| 3 |            |    | 12 | 10  |
| 4 |            |    | 12 | 10  |
| 5 | 20         |    |    | 100 |

$$\forall v \in V : \sum_{m \in KM} X_{v,m} + \sum_{k \in KP} Y_{v,k} = 1$$

$$X_{1,1}+Y_{1,1}=1$$
 (task 1 mapped to  $H1$  or to  $P$ )  $X_{2,2}+Y_{2,1}=1$   $X_{3,3}+Y_{3,1}=1$   $X_{4,3}+Y_{4,1}=1$   $X_{5,1}+Y_{5,1}=1$ 

## Operation assignment constraints (2)

Assume types of tasks are l = 1, 2, 3, 3, and 1.

$$\forall l \in L, \forall v: Type(v) = c_l, \forall k \in KP: NY_{l,k} \ge Y_{v,k}$$

$$NY_{1,1} \ge Y_{1,1}$$
  
 $NY_{2,1} \ge Y_{2,1}$   
 $NY_{3,1} \ge Y_{3,1}$   
 $NY_{3,1} \ge Y_{4,1}$   
 $NY_{1,1} > Y_{5,1}$ 

Functionality 3 to be implemented on processor if node 4 is mapped to it.

## Other equations

Time constraints leading to: Application specific hardware required for time constraints ≤ 100 time units.

| T | <i>H</i> 1 | <i>H</i> 2 | Н3 | P   |
|---|------------|------------|----|-----|
| 1 | 20         |            |    | 100 |
| 2 |            | 20         |    | 100 |
| 3 |            |            | 12 | 10  |
| 4 |            |            | 12 | 10  |
| 5 | 20         |            |    | 100 |

#### Cost function:

$$C$$
=20 #( $H$ 1) + 25 #( $H$ 2) + 30 # ( $H$ 3) + cost(processor) + cost(memory)



#### Result

## For a time constraint of 100 time units and cost(P) < cost(H3):

| T | <i>H</i> 1 | <i>H</i> 2 | Н3 | P   |
|---|------------|------------|----|-----|
| 1 | 20         |            |    | 100 |
| 2 |            | 20         |    | 100 |
| 3 |            |            | 12 | 10  |
| 4 |            |            | 12 | 10  |
| 5 | 20         |            |    | 100 |

#### Solution (educated guessing):

$$T1 \rightarrow H1$$

$$T2 \rightarrow H2$$

$$T3 \rightarrow P$$

$$T4 \rightarrow P$$

$$T5 \rightarrow H1$$



## **Application example**

Audio lab (mixer, fader, echo, equalizer, balance units); slow SPARC processor 1µ ASIC library
Allowable delay of 22.675 µs (~ 44.1 kHz)





Outdated technology; just a proof of concept.

fakultät für

## Running time for COOL optimization





fakultät für

## **Deviation from optimal design**



Hardly any loss in design quality.

## Running time for heuristic



## Design space for audio lab



Everything in software: Everything in hardware:

Lowest cost for given sample rate:

72.9  $\mu$ s,  $0 \lambda^2$  3.06  $\mu$ s, 457.9x10<sup>6</sup>  $\lambda^2$  18.6  $\mu$ s, 78.4x10<sup>6</sup>  $\lambda^2$ ,

## **Positioning of COOL**

#### COOL approach:

 shows that a formal model of hardware/SW codesign is beneficial; IP modeling can lead to useful implementation even if optimal result is available only for small designs.

#### Other approaches for HW/SW partitioning:

- starting with everything mapped to hardware; gradually moving to software as long as timing constraint is met.
- starting with everything mapped to software; gradually moving to hardware until timing constraint is met.
- Binary search.