

# Outline

- 1. SystemC-AMS Language Composition
- 2. Models of Computation
- 3. Types of Analysis
- 4. Simulation Control and Tracing
- 5. Example: Bask Modulator



### Acknowledgement

This presentation is derived from:

BDREAMS SystemC-AMS Tutorial, Grenoble 2010

By Karsten Einwich, Fraunhofer IIS/EAS Dresden



1.

SystemC AMS Language Composition



### SystemC AMS extension

- The standard package contains:
  - Requirement specification document
  - Standard SystemC AMS extensions Language Reference Manual (LRM)
  - SystemC AMS extensions User's Guide
- Can be found on <u>www.systemc.org</u>
- An open source (Apache 2) "proof-of-concept" implementation by Fraunhofer:
  - http://systemc-ams.eas.iis.fraunhofer.de



### SystemC AMS extensions 1.0

AMS methodology-specific elements elements for AMS design refinement, etc. **Electrical Linear** Linear Signal **Timed Data** Networks (ELN) Flow (LSF) Flow (TDF) modules modules modules **Semantics** terminals ports ports defined in nodes signals signals **AMS LRM** Draft 1 Linear DAE solver Scheduler Synchronization layer SystemC Language Standard (IEEE Std 1666-2005)

#### **User features:**

Classes and interfaces defined in AMS LRM Draft 1

#### **Enabling technology:**

Classes and interfaces not defined in AMS LRM Draft 1

Source OSCI



### SystemC-AMS is an extension of SystemC





### Application Areas of SystemC-AMS

- Modeling, Simulation and Verification for:
  - Functional complex integrated systems (EAMS Embedded Analogue Mixed Signal)
  - Analogue Mixed-Signal systems / Heterogeneous systems
  - Specification / Concept and System Engineering
  - System design, development of a ("golden") reference model
  - Embedded Software development
  - Next Layer (Driver) Software development
  - Customer model, IP protection
  - -> it is not a replacement of Verilog/VHDL-AMS or Spice
  - -> compared to Matlab, Ptolemy, ... SystemC-AMS supports architectural exploration/refinement and software integration



## What's different between analog and digital?

 Analog equation cannot be solved by the communication and synchronization of processes



->in general an equation system must be setup

- The analog system state changes continuously
  - the value between solution points is continuous (linear is a first order approximation only)
  - -> the value of a time point between two solution points can be estimated only after the second point has been calculated (otherwise instable extrapolation)



### Non Conservative vs. Conservative

#### Non Conservative



- Abstract representation of analog behavior
- The graph represents a continuous time (implicit) equation (system)

Conservative



- Represents topological structure of the modeled system
- Nodes are characterized by two quantities – the across value (e.g. voltage) and the through value (e.g. current)
- For electrical systems, Kirchhoff's laws applied (KCL, KVL)
- For other physical domains generalized versions of Kirchhoffs's laws applied



### SystemC-AMS Language Basics

- A primitive Module represents a contribution of equations to a model of computation (MoC)
  - ->primitives of each MoC must be derived from a specific base class
- A channel represents in general an edge or variable of the equation system – thus not necessarily a communication channel
- SystemC-AMS modules/channels are derived from the SystemC base classes (sc\_module, sc\_prim\_channel/sc\_interface)
- There is no difference compared to SystemC for hierarchical descriptions – they are using SC\_MODULE / SC\_CTOR



### Symbol Names and Namespaces

- All SystemC-AMS symbols have the prefix sca\_ and macros the prefix SCA\_
- All SystemC-AMS symbols are embedded in a namespace the concept permits extensibility
- Symbols assigned to a certain MoC are in the corresponding namespace
  - sca\_tdf, sca\_lsf, sca\_eln
- Symbols relating to core functionality or general base classes embedded in the namespace sca\_core
- Symbols of utilities like tracing and datatypes are in the namespace sca\_util
- Symbols related to small-signal frequency-domain analysis
  - sca\_ac\_analysis



### SystemC-AMS Modules

- AMS modules are derived from sca\_core::sca\_module which is derived from sc\_core::sc\_module
  - Note: not all sc\_core::sc\_module member functions can be used
- AMS modules are always primitive modules
  - an AMS module can not contain other modules and/or channels
- Hierarchical descriptions still use sc\_core::sc\_module (or SC\_MODULE macro)
- Depending on the MoC, AMS modules are pre-defined or userdefined
- Language constructs
  - sca\_MoC::sca\_module (or SCA\_MoC\_MODULE macro)
  - e.g. *sca\_tdf::sca\_module* (or *SCA\_TDF\_MODULE* macro)



### SystemC AMS channels

- AMS channels are derived from sca\_core::sca\_interface which is derived from sc\_core:sc\_interface
- AMS channels for Time Data Flow and Linear Signal Flow
  - based on directed connection
  - used for non-conservative AMS model of computation
  - Language constructs:
    - sca\_MoC::sca\_signal
    - e.g. sca\_lsf::sca\_signal, sca\_tdf::sca\_signal<T>
- AMS channels for Electrical Linear Networks
  - conservative, non-directed connection
  - characterized by an across (voltage) and through (current) value
  - Language constructs:
    - sca\_MoC::sca\_node | sca\_MoC::sca\_node\_ref
    - e.g. sca\_eln::sca\_node, sca\_eln::sca\_node\_ref



### SystemC AMS Language Composition - Summarize

 sca module primitive

base class for SystemC AMS

sca\_in | sca\_out in/outport)

non-conservative (directed)

sca terminal

conservative terminal

sca\_signal

non-conservative (directed) signal

sca node | sca node ref

conservative node

The MoC is assigned by the namespace e.g.:

sca\_tdf::sca:module - base class for timed dataflow primitives modules

sca\_lsf::sca\_in
 a linear signalflow inport

sca\_tdf:sca\_in<int> - a TDF inport

sca\_eln::sca\_terminal - an electrical linear network terminal

sca eln::sca node - an electrical linear network node



### SystemC AMS Language Element Composition - Converter

- Converter elements are composed by the namespaces of booth domains:
  - sca\_tdf::sc\_de::sca\_in<T> is a port of a TDF primitive module, which can be connected to an sc\_core::sc\_signal<T> or to a sc\_core::sc\_in<T>
    - Abbreviation: sca\_tdf::sc\_in<T>
  - sca\_eln::sca\_tdf::sca\_voltage is a voltage source which is controlled by a TDF input
    - Abbreviation: sca\_eln::sca\_tdf\_voltage
  - sca\_lsf::sc\_core::sca\_source is a linear signal flow source controlled by a SystemC signal ( sc\_core::sc\_signal < double > )
    - Abbreviation: sca\_lsf::sca\_sc\_source



## Include systemc-ams versus systemc-ams.h

- systemc-ams includes systemc and all SystemC-AMS class, symbol and macro definitions
- systemc-ams.h includes systemc-ams and systemc.h and adds all symbols of the following namespaces to the global namespace (by e.g. use sca\_util::sca\_complex;)
  - sca\_ac\_analysis
  - sca\_core
  - sca\_util
- Note: Symbols of MoC related namespaces are not added



# 2.

### Models of Computation

- 1. Timed Data Flow (TDF)
- 2. Linear Signal Flow (LSF)
- 3. Electrical Linear Networks (ELN)



# 2.1

Timed Data Flow (TDF)



### **Dataflow Basics**



- Simple firing rule: A module is executed if enough samples available at its input ports
- The function of a module is performed by
  - reading from the input ports (thus consuming samples),
    processing the calculations and

  - writing the results to the output ports.
- For synchronous dataflow (SDF) the numbers of read/written samples are constant for each module activation.
- The scheduling order follows the signal flow direction.



### Loops in Dataflow Graphs



- Graphs with loops require a delay to become schedulable
- A delay inserts a sample in the initialization phase



### Multi Rate Dataflow Graphs



 The number of read/write sample (rate) is for at least one port >1 -> multirate

The rates in loops must be consistent



### Timed Dataflow



t<sub>TDF</sub> / ms

- Dataflow is an untimed MoC
- Timed dataflow tags each sample and each module execution with an absolute time point
- Therefore the time distance (timestep) between two sample/two executions is assumed as constant
- This time distance has to be specified
- Enables synchronization with time driven MoC like SystemC discrete event and embedding of time dependent functions like a continous time transfer function



### TDF – Timestep Propagation



• If more than one timestep assigned consistency will be checked



### TDF Attributes - Summarize

rate

delay

timestep

- Port attribute number of sample for reading / writing during one module execution
- Port attribute number of sample delay, number of samples to be inserted while initializing
- Port and module attribute time distance between two samples or two module activations



### Synchronization between TDF and SystemC DE

- Synchronization between
   SystemC discrete event (DE) is done by converter ports
- They have the same attributes and access methods like usual TDF ports
- SystemC (DE) signals are sampled at the first Δ of the tagged TDF time point
- TDF samples are scheduled at the first  $\Delta$  of the tagged TDF time (and thus valid at least at  $\Delta$ =1).







### TDF Elaboration and Simulation





### Summarize TDF MoC

cluster = set of connected TDF modules call order of modules port timestep ipl = 1/16e3Α 16 kHz Α dec ipl 2 dec В del port rates sca\_tdf::sca\_signal 8 kHz SystemC 5 port delay 1 delay 1 <</p> В module = 1 converter port sc\_signal SystemC 5 ctrl module





### Timed Dataflow (TDF) Primitive Module

- Module declaration macros
- Port declarations dataflow ports
- Port declaration converter ports (for TDF primitives only)
- Virtual primitive methods called by the simulation kernel – overloaded by the user defined tdf primitive
- Methods for set/get module activation timestep
- Constructor macro / constructor

```
SCA_CTOR(<name>)
<name>(sc_modul e_name nm)
```

sca\_time get\_time()



## Structure Timed Dataflow User defined Primitive

```
SCA_TDF_MODULE(mytdfmodel) // create your own TDF primitive module
  sca_tdf::sca_in<double> in1, in2; // TDF input ports
sca_tdf::sca_out<double> out; // TDF output port
  voi d set_attri butes()
    // placeholder for simulation attributes
    // e.g. rate: in1.set_rate(2); or delay: in1.set_delay(1);
  void initialize()
    // put your initial values here e.g. in1.initialize(0.0);
  void processing()
    // put your signal processing or algorithm here
  SCA_CTOR(mytdfmodel) {}
```



### Set and get TDF Port Attributes

- Set methods can only be called in set\_attributes()
- Get methods can be called in initialize() and processing()
- Sets / gets port rate (number of samples read/write per execution)
- Set/get number of sample delay
- Set time distance of samples get calculated/propagated time distance
- Get absolute sample time

- void set\_rate(unsigned long rate) unsigned long get\_rate()
- voi d set\_del ay(unsi gned long nsamples) unsi gned long get\_del ay()
- void set\_timestep(const sca\_time&) sca\_time get\_time\_step()
- sca\_time get\_time(unsigned long sample)



### TDF Port read and write Methods

- Writes initial value to delay buffer
  - only allowed in *initialize()*
  - sample\_id must be smaller than the number of delays
  - available for all in- and outports
- Reads value from inport
  - only allowed in *processing()*
  - sca\_tdf::sca\_in<T> or sca\_tdf::sca\_de::sca\_in<T>

- Writes value to outport
  - only allowed in *processing()*
  - sca\_tdf::sca\_out<T> or sca\_tdf::sca\_de::sca\_out<T>



### First complete TDF Primitive Module

```
SCA_TDF_MODULE(mixer) // TDF primitive module definition
  sca_tdf::sca_in<double> rf_in, lo_in; // TDF in ports
  sca_tdf::sca_out<double> if_out;  // TDF out ports
  voi d set_attri butes()
    set_timestep(1.0, SC_US); // time between activations
if_out.set_delay(5); // 5 sample delay at port
if_out
  void initialize()
     //initialize delay buffer (first 5 sample read by the
     //following connécted module inport)
     for (unsigned int i=0; i<5; i++)
if_out. i ni ti al i ze(0.0, i);
  void processing()
    if_out.write( rf_in.read() * lo_in.read() );
  SCA_CTOR(mi xer) {}
```



### Linear Dynamic Behavior for TDF Models

 TDF Models can embed linear equation systems provided in the following three forms:

$$H(s) = \frac{b_n \cdot s^n + b_{n-1} \cdot s^{n-1} + ... + b_0}{a_m \cdot s^m + a_{m-1} \cdot s^{m-1} + ... + a_0}$$

$$H(s) = k \cdot \frac{(s - Z_0) \cdot (s - Z_1) \cdot \dots \cdot (s - Z_n)}{(s - p_0) \cdot (s - p_1) \cdot \dots \cdot (s - p_n)}$$

$$\dot{x} = Ax + Bu$$
$$y = Cx + Du$$

- Linear transfer function in numerator / denumerator representation
- Linear transfer function in pole-zero representation
- State Space equations

## Linear Dynamic Behavior for TDF Models 2/2

The equation systems will be represented and calculated by objects:

sca\_tdf::sca\_ltf\_nd

- Numerator / denominator representation

sca\_tdf::sca\_ltf\_zp

- Pole-zero representation

sca\_tdf::sca\_ss

- State space equations

- The result is a continuous time signal represented by a "artificial" object (sca\_tdf::sca\_ct\_proxy or sca\_tdf::sca\_ct\_vector\_proxy)
  - This object performs the time discretization (sampling) in dependency of the context – this makes the usage more comfortable and increases the accuracy
  - This mechanism permits additionally a very fast calculation for multi-rate systems



### TDF Module – Example with LTF

```
SCA_TDF_MODULE(prefi_ac)
  sca_tdf::sca_in<double> in;
 sca_tdf::sca_out<double> out;
  //control / DE signal from SystemC
  //(connected to sc_signal <bool >)
  sca_tdf::sc_i n<bool> fc_hi gh;
  double fc0, fc1, v_max;
   //filter equation objects
  sca_tdf::sca_ltf_nd | tf_0, | tf_1;
  sca_util::sca_vector<double> a0, a1, b;
   sca util::sca vector<double> s;
  void initialize()
    const double r2pi = M_1PI * 0.5;
    b(0) = 1.0; a1(0)=a0(0)=1.0;
    a1(1) = r2pi/fc0; a1(1) = r2pi/fc1;
```

```
void processing()
  double tmp;
  //high or low cut-off freq.
  if(fc_high) tmp = Itf_1(b, a1, s, in);
  else tmp = ltf_0(b, a0, s, in);
  //output value limitation
          (tmp > v_max) tmp = v_max;
  else if (tmp < -v_max) tmp = -v_max;
    out.write(tmp);
  SCA_CTOR(prefi_ac)
  { //defaul t parameter values
   fc0 = 1.0e3; fc1=1.0e5 pret_a max = 1.0;
                    (sdf signal)
                                   (sdf signal)
                              (SystemC signal (sc_signal))
```



#### Hierarchical Module Example



```
SC_MODULE(hi er)
  sca_tdf::sca_i n<double> in;
  sca_tdf::sca_out<double> out;
  sc in<bool>
                               I px_on;
  del ay* del ay_i;
  lpx* lpx_i;
  sca_tdf: : sca_si gnal <doubl e> | px2del ay;
  SC_CTOR(hi er)
    lpx_i = new lpx("lpx_i");
      I px_i \rightarrow i n(i n);
      l px_i ->out(l px2del ay);
      lpx_i -> on(lpx_on);
    del ay_i = new del ay("del ay_i");
      del ay_i ->i n(l px2del ay);
      del ay i ->out(out);
      del ay_i ->del ay_val = 5;
  };
```



## Hierarchical Composition – Binding rules

- Child sca\_tdf::sca\_in<T>/sca\_out<T> to sca\_tdf::sca\_signal<T>
- Child sca\_tdf::sca\_in<T> to parent sca\_tdf::sca\_in<T>
- Child sca\_tdf::sca\_out<T> to parent sca\_tdf::sca\_out<T>
- Child sca\_tdf::sca\_in<T> to parent sca\_tdf::sca\_out<T>
- Primitive sca\_tdf::sc\_in<T>/ sca\_tdf::sc\_out<T> to sc\_signal<T>
- Primitive sca\_tdf::sc\_in<T> to parent sc\_in<T>
- Primitive sca\_tdf::sc\_out<T> to parent sc\_out<T>
- Primitive sca\_tdf::sc\_in<T> to parent sc\_out<T>
- Always: exactly one primitive outport to an arbitrary number of primitive inports throughout the hierarchy (each primitive inport must be connected to exactly one primitive outport)
- Not possible: Parent inport to parent outport -> Dummy module required



#### **TDF Model Composition**





#### Hierarchical Module

```
SC_MODULE(my_hi erarchi cal )
                                         SC_CTOR(my_hi erarchi cal)
                                           tdf_c=new module_tdf_c("tdf_c");
  sca_tdf::sca_in<int> in_tdf;
                                             tdf_c->i n1(i n_sc);
  sca_tdf::sca_out<double> out_tdf;
                                             tdf_c->i n2(i n_tdf);
                                             tdf_c->i n3(out_tdf);
  sc in<double> in sc;
                                             tdf_c->out1(sc_sig1);
  sc_out<bool >
                  out sc:
                                             tdf_c->out2(tdf_si q);
                                          tdf_d=new modul e_tdf_d("tdf_d");
  sc_si gnal <doubl e> sc_si g1;
                                             tdf_d->i n1(tdf_si g);
  sc_si gnal <sc_l ogi c> sc_si g2;
                                             tdf_d->i n2(sc_si g2);
                                             tdf_d->out1(out_sc);
  sca_tdf::sca_si gnal <bool > tdf_si g;
                                             tdf_d->out2(out_tdf);
                                          e_sc = new modul e_sc_e("e_sc");
                                             e_sc->i n(sc_si g1);
                                             e_sc->out(sc_sig2);
  module tdf c* tdf c;
  modul e_tdf_d* tdf_d;
  modul e_sc_e* e_sc;
```



# 2.2

Linear Signal Flow (LSF)



## Linear Signalflow (LSF)

- Library of predefined elements
- Permits the description of arbitrary linear equation systems
- Several converter modules to/from TDF and SystemC (sc\_core::sc\_signal)
- Models for switching behavior like mux / demux
- LSF models are always hierarchical models
- Ports:
  - sca\_lsf::sca\_in input port
  - sca\_lsf::sca\_out output port
- Channel / Signal:
  - sca\_lsf::sca\_signal



#### LSF predefined modules

- sca\_lsf::sca\_add
- sca\_lsf::sca\_sub
- sca\_lsf::sca\_gain
- sca\_lsf::sca\_dot
- sca\_lsf::sca\_integ
- sca\_lsf::sca\_delay
- sca\_lsf::sca\_source
- sca\_lsf::sca\_ltf\_nd
- sca\_lsf::sca\_ltf\_zp
- sca\_lsf::sca\_ss

- sca\_lsf::sca\_tdf::sca\_source (sca\_lsf::sca\_tdf\_source)
- sca\_lsf::sca\_tdf::sca\_gain (sca\_lsf::sca\_tdf\_gain)
- sca\_lsf::sca\_tdf::sca\_mux (sca\_lsf::sca\_tdf\_mux)
- sca\_lsf::sca\_tdf::sca\_demux (sca\_lsf::sca\_tdf\_demux)
- sca\_lsf::sca\_tdf::sca\_sink (sca\_lsf::sca\_tdf\_sink)
- sca\_lsf::sc\_de::sca\_source (sca\_lsf::sca\_de\_source)
- sca\_lsf::sc\_de::sca\_gain
- sca\_lsf::sc\_de::sca\_mux
- sca\_lsf::sc\_de::sca\_demux
- sca\_lsf::sc\_de::sca\_sink

(sca\_lsf::sca\_de\_mux)

(sca\_lsf::sca\_de\_gain)

- (sca\_lsf::sca\_de\_demux)
- (sca\_lsf::sca\_de\_sink)



#### Example: LSF language constructs

```
SC_MODULE(mylsfmodel) // create a model using LSF primitive modules
  sca_l sf::sca_i n in; // LSF input port
  sca_I sf::sca_out out; // LSF output port
  sca_l sf::sca_si gnal si g;  // LSF si gnal
  sca_l sf::sca_dot* dot1; //declare module instances
  sca_l sf::sca_sub* sub1;
  mylsfmodel (sc_module_name, double fc=1.0e3)
    // instantiate predefined primitives
    dot1 = new sca_lsf::sca_dot("dot1", 1.0/(2.0*M_PI*fc) );
    dot1->x(out);
    dot1->y(sig); // parameters
    sub1 = new sca_l sf::sca_sub("sub1");
                                                       sub1
                                                                 out
    sub1->x1(in);
    sub1->x2(siq);
                                                         sia
    sub1->y(out);
  } };
```



## Hierarchical Composition – Binding rules

- Child sca\_lsf::sca\_in / sca\_out to sca\_lsf::sca\_signal
- Child sca\_lsf::sca\_in to parent sca\_lsf::sca\_in
- Child sca\_lsf::sca\_out to parent sca\_lsf::sca\_out
- Child sca\_lsf::sca\_in to parent sca\_lsf::sca\_out

- Exactly one sca\_lsf::sca\_out to an arbitrary sca\_lsf::sca\_in throughout the hierarchy (each sca\_lsf::sca\_in must be connected to exactly one primitive sca\_lsf::sca\_out via a sca\_lsf::sca\_signal)
- Not possible: Parent inport to parent outport -> Dummy e.g.
   sca\_lsf::sca\_gain module required



# 2.3

Electrical Linear Networks (ELN)



#### Electrical Linear Network (ELN)

- Library of predefined elements
- Permits the description of arbitrary linear electrical network
- Several converter modules to/from TDF and SystemC (sc\_core::sc\_signal)
- Models for switching behavior like switches
- ELN models are always hierarchical models
- Ports:
  - sca\_eln::sca\_terminal conservative terminal
- Channel / Node:
  - sca\_eln::sca\_node conservative node
  - sca\_eln::sca\_node\_ref reference node, node voltage is always zero



#### ELN predefined elements

- sca eln::sca r
- sca\_eln::sca\_l
- sca\_eln::sca\_c
- sca\_eln::sca\_vcvs
- sca\_eln::sca\_vccs
- sca\_eln::sca\_ccvs
- sca eln::sca cccs
- sca\_eln::sca\_nullor
- sca\_eln::sca\_gyrator
- sca\_eln::sca\_ideal\_transformer
- sca\_eln::sca\_transmission\_line
- sca\_eln::sca\_vsource
- sca\_eln::isource

- sca eln::sca tdf::sca vsink
- sca\_eln::sca\_tdf\_vsink
- sca\_eln::sca\_tdf::sca\_vsource
- sca eln::sca tdf\_vsource
- sca\_eln::sca\_tdf::sca\_isource
- sca eln::sca tdf isource
- sca\_eln::sc\_de::sca\_vsource
- sca\_eln::de\_vsource
- sca\_eln::sc\_de::sca\_isource ...
- sca\_eln::sca\_tdf::sca\_r ...
- sca\_eln::sca\_tdf::sca\_l ...
- sca\_eln::sca\_tdf::sca\_c ...
- sca\_eln::sc\_de::sca\_r ...
- sca\_eln::sc\_de::sca\_l ...
- sca\_eln::sc\_de::sca\_c ...
- ...



#### Example: ELN language constructs

```
SC_MODULE(myel nmodel)
                     // model using ELN primitive modules
 sca_eln::sca_terminal in, out; // ELN terminal (input and output)
 sca_el n: : sca_node
                     n1: // ELN node
 sca_el n: : sca_node_ref gnd; // ELN reference node
 sca_el n: : sca_r *r1, *r2;
 sca_el n: : sca_c *c1;
 SC_CTOR(myel nmodel )
                                    // standard constructor
   r1 = new sca_eln::sca_r("r1"); // instantiate predefined
   r1->p(in);
                                    // primitive here (resistor)
   r1->n(out);
   r1->value = 10e3:
                                    //named parameter association
   c1 = new sca_eln::sca_c("c1", 100e-6); //positional parameter association
   c1->p(out);
                                                                   out
   c1->n(n1);
                                                                  c1
   r2 = new sca_el n::sca_r("r2", 100.0);
   r2 - p(n1);
   r2->n(gnd);
  }};
```



#### Solvability of Analog Equations (also for LSF)

 Not all analog systems which can be described are solvable

- Do not connect voltage sources in parallel or current sources in series
- Do resistor with the value zero representing a short cut (voltage source with value zero)
- Do not have floating nodes
- You need always a path to a reference node
- Not all theoretically solvable analog systems can be solved by the applied numerical algorithm
- The time constants of the network should be at least ~5 times larger than the simulation step width
- Prevent the use of extremely high/low values and large differences in the dimensions



3.

# Types of Analysis



## Analysis Types

- Transient time domain is driven by the SystemC kernel
  - thus the SystemC sc\_core::sc\_start command controls the simulation

- Two different kinds of small-signal frequency-domain analysis (AC analysis) are available
  - AC-analysis
  - AC-noise-analysis



# Small Signal Frequency Domain Analysis (AC-Analysis)

- AC-analysis:
  - Calculates linear complex equation system stimulated by AC-sources
- AC noise domain
  - solves the linear complex equation system for each noise source contribution (other source contributions will be neglected)
  - adds the results arithmetically
- ELN and LSF description are specified in the frequency domain
- TDF description must specify the linear complex transfer function of the module inside the method ac\_processing (otherwise the out values assumed as zero)
- This transfer function can depend on the current time domain state (e.g. the setting of a control signal)



# Small-Signal Frequency-Domain Analysis



- Linear equation system contribution for LSF/ELN:
- q(t) = Adx + Bx -> q(f) = Ajwx(f) + Bx(f)



**Sources** 



#### Frequency Domain Description for TDF Models

```
SCA_TDF_MODULE(combfilter)
 sca tdf::sca in<bool>
                                in;
 sca_tdf::sca_out<sc int<28> > out;
 voi d set_attri butes()
   in. set_rate(64); // 16 MHz
   out. set_rate(1); // 256 kHz
 voi d ac_processi ng()
   double k = 64.0:
   double n = 3.0;
   // complex transfer function:
   sca_compl ex h;
   h = pow((1.0 - sca_ac_z(-k)) /
             (1.0 - sca_ac_z(-1)), n);
   sca_ac(out) = h * sca_ac(in) ;
```

```
void processing()
        int x, y, i;
        for (i=0; i<64; ++i) {
             x = in. read(i);
        out.write(y);
  SCA_CTOR(combfilter)
                   combfilter
     H(z) = \left(\frac{1-z^{-k}}{1-z^{-1}}\right)^{11}
```



4.

## Simulation Control and Tracing



#### Tracing of Analog Signals

- SystemC AMS has a own trace mechanism:
  - Analog / Digital timescales are not always synchronized
  - Note: the VCD file format is in general inefficient for analog
- Traceable are:
  - all sca\_<moc>::sca\_signals, sca\_eln::sca\_node (voltage) and sc\_core::sc\_signals
  - Most ELN modules the current through the module
  - ports and terminals (traces the connected node or signal)
  - for TDF a traceable variable to trace internal model states
- Two formats supported:
  - Tabular trace file format
     sca\_util::sca\_create\_tabular\_trace\_file
  - VCD trace file format sca\_util::sca\_create\_vcd\_trace\_file
- Features to reduce amount of trace data:
  - enable / disable tracing for certain time periods, redirect to different files
  - different trace modes like: sampling / decimation



#### Viewing Wave Files

#### Simple Tabular Format:

```
%time name1 name2 ...
0.0 1 2.1 ...
0.1 1e2 0.3 ...
```

- A lot of tools like gwave or gaw can read this format
- Can be load directly into Matlab/Octave by the load command:

- For compatibility with SystemC the vcd Format is available
  - however it is not well suited to store analogue waves
  - VCD waveform viewers usually handle analogue waves badly



#### Simulation Control

- Time domain no difference to SystemC
  - sc\_start(10.0,SC\_MS); // run simulation for 10 ms
  - sc\_start(); //run simulation forever or sc\_stop() is called
- AC-domain / AC-noise-domain
  - Run simulation from 1Hz to 100kHz, calculate 1000 points logarithmically spaced:
    - *sca\_ac\_start(1.0,100e3,1000,SCA\_LOG);* // ac-domain
    - sca\_ac\_noise\_start(1.0,100e3,1000,SCA\_LOG); //ac-noise domain
  - Run simulation at frequency points given by a std::vector<double>:
    - sca\_ac\_start(frequencies); // ac-domain
    - sca\_ac\_noise\_start(frequencies); //ac-noise domain



## SystemC AMS Testbench 1/2

```
#i ncl ude <systemc-ams. h>
int sc_main(int argn, char* argc)
  //instantiate signals, modules, ... from abritrary domains
e. g. :
  sca_tdf: : sca_si gnal <doubl e> s1;;
  sca_el n: : sca_node
                                  n1;
  sca_l sf: : sca_si gnal
                           sl sf1;
  sca_core: : sca_si gnal <bool > scsi g1;
  dut i _dut("i _dut");
    i _dut->i np(s1);
    u_dut->ctrl (scsi g1);
sc_trace_file* sctf=sc_create_vcd_trace_file("sctr");
   sc_trace(sctf, scsi g1, "scsi g1"); ...
```



#### SystemC AMS Testbench 2/2

```
sca_trace_file* satf=sca_create_tabular_trace_file("tr.dat");
 sca_trace(satf, n1, "n1"); ...
 sc_start(2.0, SC_MS); //start time domain simulation for 2ms
 satf->di sabl e(); //stop wri ti ng
 sc_start(2.0, SC_MS); //continue 2ms
 satf->enable(); //continue writing
 sc_start(2.0, SC_MS); //continue 2ms
 //close time domain file, open ac-file
 satf->reopen("my_tr_ac.dat");
 sca_ac_start(1.0, 1e6, 1000, SCA_LOG); //cal cul ate ac at current op
 //reopen transient file, append
 satf->reopen("mytr. dat", std::ios::app);
 //sample results with 1us time distance
 satf->set_mode(sca_sampl i ng(1.0, SC_US));
 sc_start(100.0, SC_MS); //continue time domain
 sc_close_vcd_trace_file(sctf); //close SystemC vcd trace file
 sca_close_tabular_trace_file(satf); //close tabular trace file
```



# 5.

Example: BASK De/Modulator Ack. Markus Damm (TU VIENNA)



#### What this talk is about

- We walk through a simple communication system example (BASK)
- Along the way
  - we encounter some common pitfalls
  - review some SystemC AMS concepts
- You should get an idea on how
  - to model with SystemC AMS
  - SystemC AMS simulation works



#### Generating a sine-wave in SystemC-AMS

- The processing() method specifies the process of the Module
- In this case, it generates a 1kHz Sine wave
- However, we used the SystemC method sc\_time\_stamp() to
  get the current simulation time...
- SystemC AMS has its own method for this, sca\_get\_time(). We will see shortly, what difference this makes...



#### Instantiating and connecting

```
#include "systemc-ams.h"
SCA_CTOR(drain) {} // constructor does nothing, no processing() specified!
};
int sc_main(int argc, char* argv[]){
 sc set time resolution(10.0, SC NS);
 sca_tdf::sca_signal<double> sig_sine ;
 sine sin("sin");
   sin.out(sig sine);
   sin.out.set_timestep(100,SC_NS); // The sampling time of the port
 drain drn("drn");
   drn.in(sig_sine);
 sca trace_file* tr = sca_create_vcd_trace_file("tr"); // Usual SystemC tracing
 sca_trace(tr, sig_sine , "sig_sine");
 sc_start(2, SC_MS);
 return 0;
```



#### Simulation result



...completely as expected, it also worked with sc\_time\_stamp()

So what's the big deal? Consider the following seemingly innocent

change in the *drain*:



sca\_tdf::sca\_in<double> in;

void set\_attributes(){
in.set\_rate(1000); }

SCA\_CTOR(drain) {}
};

SCA TDF MODULE(drain) {

The simulation result now looks like this:



 No changes were made in the sine module. This is a side effect due to the data rate change in the drain!



#### Data rates and scheduling



- The explanation is simple: before this change, the process schedule looked like this: sine, drain, sine, drain,...
- Now, the drain reads 1000 token at once, thus, the sine modules' processing() has to be executed a 1000 times before the drains' processing() can be executed once. That is, the schedule looks like this: sine, sine,..., sine, drain, sine, sine,..., sine, drain,...
- During those successive executions of the sine modules'
   processing(), the sc\_time\_stamp() method returns the
   same value every time yielding the same output every time!
- The sca\_get\_time() method takes this into account
- ⇒ Don't use sc\_time\_stamp() in TDF-Modules! You might get errors where you don't have the *slightest clue* of the cause.



## Timed Synchronous Data Flow (TDF)

...implies a sampling period of 20 µs here!



- The static schedule is simply determined by the data rates set at the ports with set\_rate(). So far, this is usual TDF.
- In SystemC AMS, a sampling period is associated to token production/consumption of a port with set\_timestep().
- ...but it is set only at one port of a cluster!



# Simulation time and multirate dataflow

- Although sca\_get\_time() works well globally, there is one more pitfall when using data rates > 1.
- Consider the following simple example:



- Depending on the application, we might have to take into account the difference between the value of sca\_get\_time() when a token is read / written and the time the respective token is actually valid.
- This is especially true for token production.
- Let's see how to apply this knowledge for a bullet-proof sine source with custom data rates...



SystemC-AMS

69

#### A sine-wave module with custom data rate

```
SCA_TDF_MODULE(sine) {
 sca_tdf::sca_out<double> out;
 int datarate; double freq, stepsize; // some data we need
 void set_attributes(){ out.set_rate(rate); }
 void initialize(){
                      // This method is called when scheduling is done already...
   double sample_time = out.get_timestep().to_seconds();// ...such that get_T() works.
   stepsize = sample_time*freq*2.*M_PI;
void processing(){
   for(int i=0; i<rate; i++){
     out.write(sin( sca get time().to seconds()freq*2*M PI+(stepsize*i) ),i);
 sine(sc_module_name n, double _freq, int _datarate) { // constructor with
   datarate = _datarate;
                                                        // additional parameters
             = _freq;
   frea
};
```

This module is completely self-contained and makes no assumptions on the rest of the model. It will work no matter what.



# A BASK modulator demodulator exploiting multirate dataflow

- BASK: Binary Amplitude Shift keying
- Principle of BASK modulation:



Principle of BASK de-modulation:





#### The mixer (modulation)

```
SCA TDF MODULE(mixer) {
 sca_tdf::sca_in<bool> in_bit;
  sca_tdf::sca_in<double> in_wave;
 sca_tdf::sca_out<double> out;
  int rate;
 void set_attributes(){
   in_wave.set_rate(rate);
   out.set_rate(rate);
                          // NOTE: data rate 1 is the default for in_bit
 void processing(){
   if(in_bit.read()){
                                  // Input is true
     out.write(in_wave.read(i),i);
   }else{
                                   // write zeros otherwise
     for(int i=0; i<rate; i++){out.write(0.,i);}</pre>
mixer(sc_module_name n, int _rate){rate = _rate;}
};
```



#### The overall transmitter

```
SC MODULE(transmitter) {
 sca tdf::sca in<bool> in; // The bits modulated onto the carrier
 mixer* mix;
              // a mixer
              // The source of the carrier wave
 sine* sn;
 sca tdf::sca signal < double > wave;
 transmitter(sc_module_name n, double freq, int rate){
  mix->in bit(in);
                                      // the data rate
    mix->in_wave(wave);
    mix->out(out);
   sn = new sine("sn", freq, rate);  // Instantiate the carier source
                                      // with frequency and data rate
    sn->out(wave);
};
```

**Note:** This is an ordinary hierarchical SystemC module, where the submodules are SystemC AMS modules!



#### The rectifier

```
sca_tdf::sca_in<double> in;
sca_tdf::sca_in<double> out;
sca_tdf::sca_out<double> out;

void processing(){
   out.write(abs(in.read()));
}
sca_CTOR(rectifier){}
};
```



#### The lowpass filter

```
SCA_TDF_MODULE(lowpass) {
                         // a lowpass filter using an ltf module
  sca tdf::sca in<double> in;  // input double (wave)
  sca_tdf::sca_out<double> out; // output is the filtered wave
 sca_ltf_nd ltf_1;
                                 // The Laplace-Transform module
 double freq_cutoff;
                                 // the cutoff-frequency of the lowpass
  sca_util::sca_vector<double> Nom, Denom; // Vectors for the Laplace-
Transform module
 void processing(){
   out.write(ltf_1(Nom, Denom, in.read()));
  lowpass(sc_module_name n, double freq_cut){
  Nom(0) = 1.0; Denom(0) = 1.0; // values for the LTF
  Denom(1) = 1.0/(2.0*M_PI*freq_cut); // to describe a lowpass-filter
};
```



#### Electrical network version of the lowpass filter

```
SC_MODULE(lp_eln) {
   sca tdf::sca in<double> in;
   sca tdf::sca out<double> out;
   sca eln::sca node n1,n2; // electrical nodes
  sca eln::sca node ref qnd;
                                       // capacitor and resistor
  sca c c; sca r r;
   sca_eln::sca_tdf::sca_vsource vin; // TDF to voltage converter
   sca_eln::sca_tdf::sca_vsink vout; // voltage to TDF converter
   lp_eln(sc_module_name n, double freq_cut):c("c"),r("r"),vin("vin"),("vout")
     double R = 1000.;
                                       // choose fixed R
    double C = 1/(2*M PI*R*freq cut); // and compute C relative to it
    vin.p(n1); vin.n(gnd); vin.ctrl(in);
    vout.p(n2); vout.tdf voltage(out);
     c.value = Ci
    c.p(n2); c.n(qnd);
     r.value = Ri
    r.n(n1); r.p(n2);
};
```



#### Bit recovery

```
SCA TDF MODULE(bit recov) {
  sca tdf::sca in<double> in;
 sca tdf::sca out<bool> out;
  int rate, sample_pos;
 double thresh;
 void set attributes(){
    in.set rate(rate);
                                                        sampling points
 void processing(){
    if(in.read(sample_pos) > thresh) out.write(true);
   else out.write(false);
 bit_recov(sc_module_name n, double _thresh, int _rate){
   rate = _rate; thresh = _thresh;
    sample_pos=static_cast<int>(2.*(double)rate/3.); // compute sample position
};
```

- Note that we just read the sample point we are interested in
- All other values are basically discarded!



#### The overall receiver

```
SC_MODULE(receiver) {
  sca_tdf::sca_in<double> in;
  sca_tdf::sca_out<bool> out;
  bandpass* bp;
  rectifier* rc;
  lowpass* lp;
 bit_recov* br;
  sca_tdf::sca_signal<double> wave1, wave2;
  receiver(sc_module_name n, double freq, int rate, double thresh){
    rc = new rectifier("rc");
      rc->in(in);
      rc->out(wave1);
    lp = new lowpass("lp", freq/3.);
      lp->in(wave1);
      lp->out(wave2);
    br = new bit_recov("br", thresh, rate);
      br->in(wave2);
      br->out(out);
};
```



### Instantiating and connecting

```
#include "systemc-ams.h"
int sc_main(int argc, char* argv[]){
  sc set time resolution(10.0, SC NS);
  sca_tdf::sca_signal<bool> bits, rec_bits; // the bits which are transmitted &
received
  sca_tdf::sca_signal<double> wave; // the modulated wave
 bitsource bs("bs");
                       // The data source
   bs.out(bits);
   bs.out.set_timestep(1, SC_MS);
 transmitter transmit("transmit", 10000. , 1000);
    transmit.in(bits);
    transmit.out(wave);
 receiver receiv("receiv", 10000., 1000, 0.02);
   receiv.in(wave);
   receiv.out(rec bits);
 drain drn("drn");
   drn.in(rec_bits);
  sca_trace_file* tr = sca_create_vcd_trace_file("tr");
  sc_start(20, SC_MS);
 return 0;}
```



#### Simulation result BASK



- Looks fine! However, something is strange... who knows what it is?
- Multirate-dataflow allowed us to overcome causality!
  - The bit recovery module reads the sample of interest during the same processing() execution when it also writes the result.
  - However, the output token is valid the same time as the first input token.





## Using delay to regain causality

```
sca_tdf_Module(bit_recov){
...

void set_attributes(){
  in.set_rate(rate);
  out.set_delay(1);
...
};
```

- This delays the output of the bit recovery module by one token, which in this case results in a 1 ms delay.
- Delays also have to be used in the presence of feedback loops.
- You can also write initial values in the initialize() method.



### A simple environment model

```
SCA_TDF_MODULE(environment) {
    sca_tdf::sca_in<double> in1, in2;
    sca_tdf::sca_out<double> out;

    double attenuation, variance;

    void processing() {
        out.write((in1.read()+in2.read())*attenuation+gauss_rand(variance));
    }

    environment(sc_module_name n, double _attenuation, double _variance){
        variance = _variance;
        attenuation = _attenuation;
    }
};
```

- This module takes two waves, adds them and exposes them to attenuation and Gaussian noise.
- We assume the presence of a Gaussian noise function here.



# Simulation result with environment model





# Simulation result with environment model





#### Simulation Environment

- We mostly use a very simple simulation environment, which is completely open source & free:
  - Linux (Suse, Ubuntu), Cygwin
  - VIM with custom Syntax highlighting (but any editor will do)
  - Makefiles
  - GTKWave (waveform viewer)
- In SystemC teaching, we encourage the students to install this environment on their own desktop computer / laptop



# Getting Started

- 1. Download SystemC from <a href="http://systemc-ams.eas.iis.fraunhofer.de">www.systemc.org</a> and the SystemC-AMS proof-of-concept from <a href="http://systemc-ams.eas.iis.fraunhofer.de">http://systemc-ams.eas.iis.fraunhofer.de</a>
- Install the libraries for Linux, Solaris, Windows/MinGW or Windows/cygwin (preferable 32 Bit), and preferable gcc > 4.x required (read readme for details)
  - tar –xzvf systemc.tar.gz
  - cd systemc
  - configure
  - make; make install
  - setenv SYSTEMC\_PATH <your install dir> -> may insert in your .cshrc
  - tar –xzvf systemc\_ams.tar.gz
  - cd systemc\_ams
  - configure
  - make; make install
  - setenv SYSTEMC\_AMS\_PATH <your install dir> -> may insert in your .cshrc



# Getting Started SystemC Files



#### **Recommendations:**

- Split the module description into a header and a cpp implementation file
- Only one module per header / cpp file
- The name of the module shall be equal to the header / cpp file name
- Do not use capital letters and special characters (like ä,%,&, space, ...)



# SystemC / SystemC-AMS Compilation





#### More ...

- www.systemc.org
- www.systemc-ams.org
- www.systemc-ams.eas.iis.fraunhofer.de

