



Ch1 – Overview of System Design Using SystemC



- Ch2 Overview of SystemC
  - Ch3 Data Types
  - Ch4 Modules
  - Ch5 Notion of Time
  - Ch6 Concurrency
  - Ch7 Predefined Channels
  - Ch8 Structure
  - Ch9 Communication
  - Ch10 Custom Channels and Data
  - Ch11 Transaction Level Modeling

Copyright © F. Muller 2005-2012



Overview of SystemC







# Overview of SystemC

- Introduction
- SystemC Language Architecture
- Models of Computation
- TLM Based Methodology





## History of SystemC



- SystemC is the confluence of four streams of ideas
  - Work at Synopsys with University of California, Irvive
  - Infineon (formerly Siemens HL), Frontier Design (IMEC)
  - Work within Open SystemC Initiative (OSCI)
  - Accellera Systems Initiative Language Working Group (LWG) since 2012 and SystemC 2.3
- Version 1.0: Hardware design flow
  - RTL and behavioral level modeling
- Version 1.1
  - Timed functional modeling (e.g. for busses)
- Version 2.0.1 : System Design Flow
- Version 2.1 (October 2004): Improve Software part
  - TLM modeling
  - Dynamic Threads (Software) ...
  - New released (October 2005)
- Version 2.2 (March 2007)
- Version 2.3 (March 2012), including TLM

Copyright © F. Muller 2005-2012





Ch2 - 3 -



# What is SystemC?



- Add-on to C++ in order to express Hardware device
  - Concurrency
  - Communication mechanisms
  - Reactivity
  - Concept of time
- SystemC is not a language but rather a class library
- SystemC is not a panacea that will solve every design productivity issue
- SystemC is coupled with the SystemC Verification Library (SCV) and TLM for communication
- SystemC provides a common language for Sw and Hw







## C++ language for Hardware (1/2)



#### Time Model

- Time resolution with 64 bits (sc time class)
- Using enumerated type (SC SEC to SC FSEC)
- Managed by kernel (like VHDL or Verilog language)

#### Hardware Data Types

- Wide variety of data types
- Using explicit bit widths data types (sc\_int<>, sc\_fixed<>)
- using four-state logic types (0,1,Z,X) named sc\_logic

#### Hierarchy and Structure

- Using the principle of VHDL/Verilog language
- Provide several constructs for implementing hardware hierarchy

Copyright © F. Muller 2005-2012







# C++ language for Hardware (2/2)



#### **Communication Management**

- Powerful mechanism for modeling communications
  - Basic Channel (FIFO, ...)
  - Signals
  - Custom Channel
  - Hierarchical Channel
  - Providing several built-in channels common to Sw & Hw design (sc\_mutex, sc\_fifo, sc\_signal, ...)
- Built-in interface classes to connect modules (entities for VHDL). For example : sc\_mutex\_if, sc\_fifo\_if ...

#### Concurrency

- Simulation give an illusion of concurrency (like HDL languages)
- Simulating each concurrent unit (SC\_METHOD, SC\_THREAD or SC\_CTHREAD)
- Modelsim tool (MENTOR) mixes HDL and SystemC languages







# C++ Mechanics for SystemC



- C++ class library
- SystemC environment
  - SystemC-supported platform (Window, Linux ...)
  - SystemC-supported C++ compiler (GNU, Visual . NET)
  - SystemC library (Compiled)
- Flow for compiling a SystemC Program







# Overview of SystemC

- Introduction
- SystemC Language Architecture
- Models of Computation
- TLM Based Methodology





# SystemC Language Architecture





Copyright © F. Muller 2005-2012



Overview of SystemC



Ch2 - 9 -



# Components







- Correspond to a class (SC\_MODULE)
- Simulation processes are member functions of SC MODULE
- Module is like an VHDL entity and architecture
- Threads and Methods



- A methods or threads are a member function of a module (SC\_MODULE)
- Methods (SC METHOD)
  - No argument, no return value, just a function ...
  - Methods are invoked multiple times (Simulator kernel repeatedly calls the
- Thread (SC\_THREAD)
  - Simulator kernel invokes once
  - Can be suspended or resumed
  - Using Dynamic thread (v2.1)

Copyright © F. Muller 2005-2012







# Components - cont



Events, Sensitivity, and Notification

| Predefined Primitive Channels (Mutexs, FIFOs, Signals) |                                      |                          |                                                  |
|--------------------------------------------------------|--------------------------------------|--------------------------|--------------------------------------------------|
| Simulation<br>Kernel                                   | Threads & Methods                    | Channels &<br>Interfaces | Data types<br>Logic,<br>Integers,<br>Fixed point |
|                                                        | Events, Sensitivity<br>& Notfication | Modules &<br>Hierarchy   |                                                  |

- The methods and the threads are sensitive to
  - An event (sc\_event)
  - Events (sc\_event\_queue) v2.1
- An event triggers SC\_METHOD or SC\_THREAD
- Events are fired through the "notify" function
- The sensitivity list may be static or dynamic
- Dynamic cases
  - For Method : next\_trigger(arg) function
  - For Thread : wait(arg) function

#### **Data Types**



- Mathematical calculations using sc fixed<> and sc int<> (DSP functions)
- Familiar data type like sc\_logic and sc\_lv<> (std\_logic and std logic vector in VHDL)

Copyright © F. Muller 2005-2012



Overview of SystemC





# Components - cont







- Couple entity/architecture in SystemC like VHDL (not Verilog!)
- VHDL communications are signals/wire
- SystemC uses either primitive channels or hierarchical channels
- Connection of modules via ports
- The implementation of a channel (sc\_fifo) is an interface (sc\_fifo\_if)

#### Predefined Primitive Channels



- Mutex (sc\_mutex), semaphore (sc\_semaphore)
- FIFO (sc\_fifo)

Copyright © F. Muller 2005-2012



Overview of SystemC

(SYSTEM C™ Ch2 - 12 -





SystemC Simulation Kernel



#### Elaboration

- Execution of statements prior to sc\_start() function
- Initialization of data structure
- Establishment of connectivity
- Preparation of the next phase
- Execution
  - Handing control to the SystemC simulation kernel



Copyright © F. Muller 2005-2012





# Phase Summary for SystemC









C++ linker builds executable out of objects and libraries



Executable is started allocates system ressources



SystemC kernel connects and initializes design portions

Simulation

SystemC kernel works on event queue until no more events

Copyright © F. Muller 2005-2012









# Overview of SystemC

- Introduction
- SystemC Language Architecture
- Models of Computation
- TLM Based Methodology

Copyright © F. Muller 2005-2012





## Introduction



- Fundamental to System Level Design
- Model of computation (MOC)
  - Model of time employed
    - real or integer values
  - Event ordering constraints within the system
    - Globally ordered
    - Partially ordered
  - Supported method(s) of communication between concurrent processes
  - The rule for process activation
- Example
  - VHDL : single fixed model of computation
  - No way to customize the given model

Copyright © F. Muller 2005-2012









- Also single fixed MOC
  - Extremely general
  - Customized MOC
- Example of customization
  - Event (sc\_event)
    - Notify(), Wait(): time is integer value (sc\_event class)
    - Overloading these functions: time can be real value: sc\_my\_event class
  - Module (sc\_module)
    - Correspond to a class sc\_module (an entity in VHDL)
    - Overloading this class: RTL level module: sc\_rtl\_module
  - Channels, interfaces, ports

Copyright © F. Muller 2005-2012







# And SystemC?



- Well know MOC
  - Static multirate dataflow
    - Dynamic multirate dataflow
    - Khan process networks
    - Discrete event as used for
      - RTL Hardware modeling
      - Network modeling (e.g. stochastic or "wait room" models)
      - Transaction-based SoC platform modeling
- SystemC can mixes Models of Computation

Copyright © F. Muller 2005-2012



(SYSTEMC™ Ch2 - 18 -





- Correspond to digital hardware synchronized by clock signals
  - Used by VHDL/VERILOG language
  - Supported by commercial hardware synthesis tools
- All communication between processes occurs through signals (sc signal, sc signal rv, ...)
- RTL Modules are Pin-Accurate and Cycle-Accurate
  - A port of an RTL module directly correspond to wires (real world)
  - SystemC signals closely mirror the behavior of VHDL signals
    - S <= A after 10 ns; -- VHDL</li>
    - S = A; // SystemC
  - SystemC signals do not allow time delays to be specified when signal assignments are performed
    - But you can customized a signal ...

Copyright © F. Muller 2005-2012







## Khan Process Networks (KPN)



- Effective MOC for building algorithmic models of signalprocessing applications
  - Multimedia applications
  - Communications product domains
- Computing blocks (processes)
  - Concurrently execution
  - Connected by channels that carry sequences of data tokens
  - These channels are infinite length FIFO channels
    - Blocking read operations
    - Nonblocking write operations
- KPN systems are deterministic
- KPN have no concept of time (UnTimed Functional Model, UTFM)
- Practically ...
  - addition time delays (Timed Functional Model, TFM)
  - FIFO are not infinite (blocking write operations are possible)







## Static DataFlow (SDF)



- Special case of Khan process networks
  - Functionality within each process includes 3 stages
    - Reading of all input tokens
    - Execution of the computation within the process
    - Writing of all output tokens
  - The number of read/write tokens is executed, is fixed and knows at compile-time
- Tools can analyze the network and build static execution schedules for processes and compute bounds for all FIFOs at compile-time rather than execution-time
- SystemC : using DataFlow Modeling Style (Functional Modeling)

Copyright © F. Muller 2005-2012







## Transaction-Level Models



- Represents one specific type of the discrete-event **MOC**
- Communication models between modules using functions calls
  - Functions represent the transaction
  - Transactions can be viewed as having
    - Specific start time
    - Specific end time
    - Payload data











# Overview of SystemC

- Introduction
- SystemC Language Architecture
- Models of Computation
- TLM Based Methodology

Copyright © F. Muller 2005-2012





# ayer of Hardware Design





Copyright © F. Muller 2005-2012











Copyright © F. Muller 2005-2012 Overview of SystemC Ch2 - 25 -







Copyright © F. Muller 2005-2012 Overview of SystemC Ch2 - 26 -



Overview of SystemC

(SYSTENC™ Ch2 - 27 -













### **TLM Based Methodology** Goals



- Goal 1
  - Refinement of implementation features such as Hw/Sw partitioning
  - Hw partitioning among ASICs, FPGAs and boards
  - Bus architecture exploration
  - Co-processor definition or selection
- Goal 2
  - Development platform for system software
- Goal 3
  - "Golden Model" for the hardware functional verification
- Goal 4
  - Hardware micro-architecture exploration
  - Basis for developing detailed hardware specification
- May be another goals?
- SystemC is a good candidate for TLM Based Methodology!

Copyright © F. Muller 2005-2012



Overview of SystemC







- MENTOR: ModelSim
  - Hardware/software verification
  - Performance Modeling
  - Design at Higher-Levels of Abstraction
- SYNOPSYS : System Studio
  - Extensive support for SystemC™, the emerging architecture-level modeling language.
  - Enables complete end-to-end system simulation of the SoC in realistic virtual environments.





Copyright © F. Muller 2005-2012



Overview of SystemC

Ch2 - 34 -





- CELOXICA : Agility Compiler
  - Synthesize high-level models directly to FPGA for verification or RTL for ASIC flows using the industry's most mature C-



- Cofluent Studio
- And so on ...



Copyright © F. Muller 2005-2012



(SYSTEMC™ Ch2 - 35 -