# Software Transactional Memory for GPU Architectures

Yunlong Xu<sup>1</sup> Rui Wang<sup>2</sup> Nilanjan Goswami<sup>3</sup>

Tao Li<sup>3</sup> Lan Gao<sup>2</sup> Depei Qian<sup>1, 2</sup>

<sup>1</sup> Xi'an Jiaotong University, China

- <sup>2</sup> Beihang University, China
- <sup>3</sup> University of Florida, USA



#### Motivation

- General-Purpose computing on Graphics Processing Units (GPGPU)
  - High compute throughput and efficiency
  - GPU threads usually operate on independent data
- GPU + applications with data dependencies between threads?
  - Current data synchronization approaches on GPUs
    - Atomic read-modify-write operations
    - Locks constructed by using atomic operations

- GPU lock-based synchronization is challenging
  - Conventional problems related to locking
  - 1000s of concurrently executing threads
  - SIMT execution paradigm

| Lock schemes on GPUs      | Pitfalls due to SIMT |
|---------------------------|----------------------|
| Spinlock                  | Deadlock             |
| Serialization within warp | Low utilization      |
| Diverging on failure      | Livelock             |

- GPU lock scheme #1: spinlock
  - Pitfall due to SIMT: deadlock

```
repeat locked ← CAS(&lock, 0, 1)
until locked = 0
critical section...
lock ← 0
```

- GPU lock scheme #1: spinlock
  - Pitfall due to SIMT: deadlock



- GPU lock scheme #2: serialization within warp
  - Pitfall due to SIMT: low hardware utilization

```
for i ← 1 to WARP_SIZE do
   if (threadIdx.x % WARP_SIZE) = i then
      repeat locked ← CAS(&lock, 0, 1)
      until locked = 0
      critical section...
      lock ← 0
```

- GPU lock scheme #2: serialization within warp
  - Pitfall due to SIMT: low hardware utilization



- GPU lock scheme #3: diverging on failure
  - Pitfall due to SIMT: livelock

```
done ← false
while done = false do
   if CAS(&lock, 0, 1) = 0 then
        critical section...
        lock ← 0
        done ← true
```

- GPU lock scheme #3: diverging on failure
  - Pitfall due to SIMT: livelock



## Talk Agenda

- Motivation
- Background: GPU Locks
- Transactional Memory (TM)
- GPU-STM: Software TM for GPUs
  - GPU-STM Code Example
  - GPU-STM Algorithm
- Evaluation
- Conclusion

#### Transactional Memory (TM)



## Talk Agenda

- Motivation
- Background: GPU Locks
- Transactional Memory (TM)
- GPU-STM: Software TM for GPUs
  - GPU-STM Code Example
  - GPU-STM Algorithm
- Evaluation
- Conclusion

#### GPU-STM Code Example

```
host void host_fun () {
   STM STARTUP();
   trans kernel <<<BLOCKS, BLOCK SIZE>>>();
   STM SHUTDOWN();
global void trans kernel (){
   Warp *warp = STM NEW WARP();
   TXBegin(warp);
   TXRead(&addr1, warp);
   TXWrite(&addr2, val, warp);
   TXCommit(warp);
   STM FREE WARP(warp);
```

#### GPU-STM Code Example

```
host void host fun () {
   STM STARTUP();
   trans kernel <<<BLOCKS, BLOCK SIZE>>>();
   STM SHUTDOWN();
global void trans kernel (){
   Warp *warp = STM NEW WARP();
   TXBegin(warp);
   TXRead(&addr1, warp);
   TXWrite(&addr2, val, warp);
   TXCommit(warp);
   STM FREE WARP(warp);
```

## Talk Agenda

- Motivation
- Background: GPU Locks
- Transactional Memory (TM)
- GPU-STM: Software TM for GPUs
  - GPU-STM Code Example
  - GPU-STM Algorithm
- Evaluation
- Conclusion

#### GPU-STM Algorithm

A high-level view of GPU-STM algorithm

```
void TXCommit () {
Val TXRead(Addr addr){
  if write set.find(addr)
                                 loop:
    return write set(addr)
                                   if !get locks(lock log)
  val = *addr
                                     goto loop
                                   validation()
  validation()
                                   update_memory(write_set)
  lock log.insert(hash(addr))
                                   release_locks(lock_log)
  return val
TXWrite(Addr addr, Val val){
  write set.update(addr, val)
  lock_log.insert(hash(addr))
```

#### GPU-STM Algorithm

GPU-STM highlight #1: locking algorithm

```
void TXCommit () {
Val TXRead(Addr addr){
  if write set.find(addr)
                                 loop:
                                   if !get locks(lock log)
    return write set(addr)
  val = *addr
                                     goto loop
  validation()
                                   validation()
  lock_log.insert(hash(addr))
                                   update_memory(write_set)
                                   release_locks(lock log)
  return val
TXWrite(Addr addr, Val val){
  write set.update(addr, val)
  lock_log.insert(hash(addr))
```

#### GPU-STM Algorithm

GPU-STM highlight #2: conflict detection algorithm

```
void TXCommit () {
Val TXRead(Addr addr){
  if write set.find(addr)
                                 loop:
    return write set(addr)
                                   if !get locks(lock log)
                                     goto loop
  val = *addr
                                   validation()
  validation()
  lock log.insert(hash(addr))
                                   update memory(write set)
                                   release locks(lock log)
  return val
TXWrite(Addr addr, Val val){
  write set.update(addr, val)
  lock_log.insert(hash(addr))
```

GPU lock scheme #3: diverging on failure



Solution: sorting before acquiring locks



Encounter-time lock-sorting

```
Val TXRead(Addr addr){
  if write set.find(addr)
    return write set(addr)
  val = *addr
  validation()
  lock_log.insert(hash(addr))
  return val
TXWrite(Addr addr, Val val){
  write set.update(addr, val)
  lock_log.insert(hash(addr))
```

```
void TXCommit () {
loop:
    if !get_locks(lock_log)
        goto loop
    validation()
    update_memory(write_set)
    release_locks(lock_log)
}
```

#### Local lock-log



Encounter-time lock-sorting

For each incoming lock: Head 0x0002 3 8000x0 0x0004 0x0003 3 0x0005 5 Indexes Locks Local Lock-log

Encounter-time lock-sorting

For each incoming lock:

Compare with existing locks



Encounter-time lock-sorting

For each incoming lock:

- Compare with existing locks
- Insert into log, and update indexes



Encounter-time Lock-sorting

Average cost:

$$n^2/4 + \Theta(n)$$
 comparisons, n is num of locks.

□ If n = 64,  $n^2/4 + \Theta(n) > 1024$ .



Hash-table based encounter-time lock-sorting



Hash-based Local Lock-log

Hash-table based encounter-time lock-sorting



28

## GPU-STM Algorithm: Conflict Detection

- Hierarchical validation
  - Time-based validation + value-based validation

#### GPU-STM Algorithm: Conflict Detection

- Hierarchical validation
  - □ Time-based validation → false conflict
    - → hardware utilization loss due to SIMT



## GPU-STM Algorithm: Conflict Detection

- Hierarchical validation
  - Time-based validation + value-based validation



#### Talk Agenda

- Motivation
- Background: GPU Locks
- Transactional Memory (TM)
- GPU-STM: Software TM for GPUs
  - GPU-STM Code Example
  - GPU-STM Algorithm
- Evaluation
- Conclusion

#### Evaluation

- Implement GPU-STM on top of CUDA runtime
- Run GPU-STM on a NVIDIA C2070 Fermi GPU
- Benchmarks
  - 3 STAMP benchmarks + 3 micro-benchmarks

| Name | Shared Data | RD/TX | WR/TX | TX/Kernel |
|------|-------------|-------|-------|-----------|
| RA   | 8M          | 16    | 16    | 1M        |
| HT   | 256K        | 8     | 8     | 1M        |
| EB   | 1M-64M      | 32    | 32    | 1M        |
| GN   | 16K/1M      | 1     | 1     | 4M/1M     |
| LB   | 1.75M       | 352   | 352   | 512       |
| KM   | 2K          | 32    | 32    | 64K       |









STM-Optimized: STM-HV-Sorting + STM-TBV-Sorting

- When amount of shared data < amount of locks, TBV</li>
- Otherwise, HV



EGPGV STM [Cederman et al. EGPGV'10]

#### Hierarchical Validation vs. Time-based Validation



## Talk Agenda

- Motivation
- Background: GPU Locks
- Transactional Memory (TM)
- GPU-STM: Software TM for GPUs
  - GPU-STM Code Example
  - □ GPU-STM Algorithm
- Evaluation
- Conclusion

#### Conclusion

- Lock-based synchronization on GPUs is challenging
- GPU-STM, a Software TM for GPUs
  - Enables simplified data synchronizations on GPUs
  - Scales to 1000s of TXs
  - Ensures livelock-freedom
  - Runs on commercially available GPUs and runtime
  - Outperforms GPU coarse-grain locks by up to 20x

## Software Transactional Memory for GPU Architectures

Yunlong Xu<sup>1</sup> Rui Wang<sup>2</sup> Nilanjan Goswami<sup>3</sup>

Tao Li<sup>3</sup> Lan Gao<sup>2</sup> Depei Qian<sup>1, 2</sup>

<sup>1</sup> Xi'an Jiaotong University, China

<sup>2</sup> Beihang University, China

<sup>3</sup> University of Florida, USA

## Launch Configurations of Workloads

|                      | RA  | HT  | GN-1,<br>GN-2 | LB  | KM |
|----------------------|-----|-----|---------------|-----|----|
| Thread-<br>blocks    | 256 | 256 | 256, 16       | 512 | 64 |
| Threads<br>per Block | 256 | 256 | 256, 64       | 256 | 4  |

#### Execution Time Breakdown



Tradeoff: STM overhead vs. scalability enabled

#### Scalability Results



#### Related Work

- TMs for GPUs
  - A STM for GPUs [Cederman et al. EGPGV'10]
  - KILO TM, a HTM for GPUs [Fung et al. MICRO'11, MICRO'13]
- STMs for CPUs
  - JudoSTM [Olszewski et al. PACT'07]
  - NORec STM [Dalessandro et al. PPoPP'10]
  - □ TL2 STM [Dice et al. DISC'06]